summaryrefslogtreecommitdiffstats
path: root/llvm/lib/Target/X86/X86ISelLowering.cpp
diff options
context:
space:
mode:
authorCraig Topper <craig.topper@gmail.com>2017-01-26 07:17:58 +0000
committerCraig Topper <craig.topper@gmail.com>2017-01-26 07:17:58 +0000
commitbad53cce26cf4709632d6d3ca7dd9a3f070b710c (patch)
tree4c1201fbbbd53b899f13f45c5970df01ede7cec3 /llvm/lib/Target/X86/X86ISelLowering.cpp
parentf0bab7b7395970fbd4ce3600731f932c89d3000b (diff)
downloadbcm5719-llvm-bad53cce26cf4709632d6d3ca7dd9a3f070b710c.tar.gz
bcm5719-llvm-bad53cce26cf4709632d6d3ca7dd9a3f070b710c.zip
[AVX-512] Move the combine that runs combineBitcastForMaskedOp to the last DAG combine phase where I had originally meant to put it.
llvm-svn: 293157
Diffstat (limited to 'llvm/lib/Target/X86/X86ISelLowering.cpp')
-rw-r--r--llvm/lib/Target/X86/X86ISelLowering.cpp2
1 files changed, 1 insertions, 1 deletions
diff --git a/llvm/lib/Target/X86/X86ISelLowering.cpp b/llvm/lib/Target/X86/X86ISelLowering.cpp
index 79e58ba4b03..7dc37f432db 100644
--- a/llvm/lib/Target/X86/X86ISelLowering.cpp
+++ b/llvm/lib/Target/X86/X86ISelLowering.cpp
@@ -29505,7 +29505,7 @@ static SDValue combineSelect(SDNode *N, SelectionDAG &DAG,
// Look for vselects with LHS/RHS being bitcasted from an operation that
// can be executed on another type. Push the bitcast to the inputs of
// the operation. This exposes opportunities for using masking instructions.
- if (N->getOpcode() == ISD::VSELECT && !DCI.isBeforeLegalizeOps() &&
+ if (N->getOpcode() == ISD::VSELECT && DCI.isAfterLegalizeVectorOps() &&
CondVT.getVectorElementType() == MVT::i1) {
if (combineBitcastForMaskedOp(LHS, DAG, DCI))
return SDValue(N, 0);
OpenPOWER on IntegriCloud