summaryrefslogtreecommitdiffstats
path: root/llvm/lib/Target
diff options
context:
space:
mode:
authorChris Lattner <sabre@nondot.org>2007-06-09 05:08:10 +0000
committerChris Lattner <sabre@nondot.org>2007-06-09 05:08:10 +0000
commit75372ad6039ccedf5dbb23a45e76437a589ec23d (patch)
tree81a11af63b54b7298aec69fb8b1d756348b02d4a /llvm/lib/Target
parenta4a49e37abce58090e91a690828fa051233aba72 (diff)
downloadbcm5719-llvm-75372ad6039ccedf5dbb23a45e76437a589ec23d.tar.gz
bcm5719-llvm-75372ad6039ccedf5dbb23a45e76437a589ec23d.zip
fix x86-64 mmx calling convention for real, which passes in integer gprs.
llvm-svn: 37534
Diffstat (limited to 'llvm/lib/Target')
-rw-r--r--llvm/lib/Target/X86/X86ISelLowering.cpp12
1 files changed, 9 insertions, 3 deletions
diff --git a/llvm/lib/Target/X86/X86ISelLowering.cpp b/llvm/lib/Target/X86/X86ISelLowering.cpp
index 3f7f9f73327..c1416d2c1f4 100644
--- a/llvm/lib/Target/X86/X86ISelLowering.cpp
+++ b/llvm/lib/Target/X86/X86ISelLowering.cpp
@@ -1183,9 +1183,10 @@ X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
RC = X86::FR64RegisterClass;
else {
assert(MVT::isVector(RegVT));
- if (MVT::getSizeInBits(RegVT) == 64)
- RC = X86::VR64RegisterClass;
- else
+ if (MVT::getSizeInBits(RegVT) == 64) {
+ RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
+ RegVT = MVT::i64;
+ } else
RC = X86::VR128RegisterClass;
}
@@ -1205,6 +1206,11 @@ X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
if (VA.getLocInfo() != CCValAssign::Full)
ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
+ // Handle MMX values passed in GPRs.
+ if (RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
+ MVT::getSizeInBits(RegVT) == 64)
+ ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
+
ArgValues.push_back(ArgValue);
} else {
assert(VA.isMemLoc());
OpenPOWER on IntegriCloud