summaryrefslogtreecommitdiffstats
path: root/drivers/ddr/fsl/interactive.c
diff options
context:
space:
mode:
authorYork Sun <york.sun@nxp.com>2016-05-18 21:11:19 -0700
committerYork Sun <york.sun@nxp.com>2016-06-03 14:12:06 -0700
commit5605dc6135f6f26560ef3b0c6ebc5141c531179a (patch)
tree261ba20afcda83bd9e50ea82f9981eac9b151752 /drivers/ddr/fsl/interactive.c
parentc4f97b1f53a48ab52efc221b73a235797375fbfb (diff)
downloadtalos-obmc-uboot-5605dc6135f6f26560ef3b0c6ebc5141c531179a.tar.gz
talos-obmc-uboot-5605dc6135f6f26560ef3b0c6ebc5141c531179a.zip
drivers/ddr/fsl: Fix timing_cfg_2 register
Commit 34e026f9 added one extra bit to wr_lat for timing_cfg_2, but with wrong bit position. It is bit 13 in big-endian, or left shift 18 from LSB. This error hasn't had any impact because we don't have fast enough DDR4 using the extra bit so far. Signed-off-by: York Sun <york.sun@nxp.com>
Diffstat (limited to 'drivers/ddr/fsl/interactive.c')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud