summaryrefslogtreecommitdiffstats
path: root/llvm/utils
diff options
context:
space:
mode:
Diffstat (limited to 'llvm/utils')
-rw-r--r--llvm/utils/TableGen/SubtargetEmitter.cpp4
-rwxr-xr-xllvm/utils/extract_symbols.py2
2 files changed, 3 insertions, 3 deletions
diff --git a/llvm/utils/TableGen/SubtargetEmitter.cpp b/llvm/utils/TableGen/SubtargetEmitter.cpp
index 7cfd062ab7b..fa9851af535 100644
--- a/llvm/utils/TableGen/SubtargetEmitter.cpp
+++ b/llvm/utils/TableGen/SubtargetEmitter.cpp
@@ -372,7 +372,7 @@ EmitStageAndOperandCycleData(raw_ostream &OS,
std::vector<Record*> BPs = ProcModel.ItinsDef->getValueAsListOfDefs("BP");
if (!BPs.empty()) {
- OS << "\n// Pipeline forwarding pathes for itineraries \"" << Name
+ OS << "\n// Pipeline forwarding paths for itineraries \"" << Name
<< "\"\n" << "namespace " << Name << "Bypass {\n";
OS << " const unsigned NoBypass = 0;\n";
@@ -865,7 +865,7 @@ void SubtargetEmitter::GenSchedClassTables(const CodeGenProcModel &ProcModel,
IdxVec Writes = SC.Writes;
IdxVec Reads = SC.Reads;
if (!SC.InstRWs.empty()) {
- // This class has a default ReadWrite list which can be overriden by
+ // This class has a default ReadWrite list which can be overridden by
// InstRW definitions.
Record *RWDef = nullptr;
for (Record *RW : SC.InstRWs) {
diff --git a/llvm/utils/extract_symbols.py b/llvm/utils/extract_symbols.py
index 96ae24c608e..93ad2e9c375 100755
--- a/llvm/utils/extract_symbols.py
+++ b/llvm/utils/extract_symbols.py
@@ -380,7 +380,7 @@ if __name__ == '__main__':
print("Couldn't find a program to read symbols with", file=sys.stderr)
exit(1)
if not is_32bit_windows:
- print("Couldn't find a program to determing the target", file=sys.stderr)
+ print("Couldn't find a program to determining the target", file=sys.stderr)
exit(1)
# How we determine which symbols to keep and which to discard depends on
OpenPOWER on IntegriCloud