summaryrefslogtreecommitdiffstats
path: root/llvm/utils/benchmark
diff options
context:
space:
mode:
authorRoger Ferrer Ibanez <rofirrim@gmail.com>2019-07-24 05:33:46 +0000
committerRoger Ferrer Ibanez <rofirrim@gmail.com>2019-07-24 05:33:46 +0000
commit09e6304440c08fe72b6ac05f922ab9d8b7f1e387 (patch)
tree29389e2d769c7b483bb339df9da3d64d07cc2efc /llvm/utils/benchmark
parent8b7e82be12a03912725747fafc3a34ebb6159cd5 (diff)
downloadbcm5719-llvm-09e6304440c08fe72b6ac05f922ab9d8b7f1e387.tar.gz
bcm5719-llvm-09e6304440c08fe72b6ac05f922ab9d8b7f1e387.zip
[RISCV] Implement benchmark::cycleclock::Now
This is a cherrypick of D64237 onto llvm/utils/benchmark and libcxx/utils/google-benchmark. Differential Revision: https://reviews.llvm.org/D65142 llvm-svn: 366868
Diffstat (limited to 'llvm/utils/benchmark')
-rw-r--r--llvm/utils/benchmark/README.LLVM2
-rw-r--r--llvm/utils/benchmark/src/cycleclock.h15
2 files changed, 17 insertions, 0 deletions
diff --git a/llvm/utils/benchmark/README.LLVM b/llvm/utils/benchmark/README.LLVM
index c493ff4f5c6..d2aa87e86e7 100644
--- a/llvm/utils/benchmark/README.LLVM
+++ b/llvm/utils/benchmark/README.LLVM
@@ -23,3 +23,5 @@ Changes:
is applied to disable exceptions in Microsoft STL when exceptions are disabled
* Disabled CMake get_git_version as it is meaningless for this in-tree build,
and hardcoded a null version
+* https://github.com/google/benchmark/commit/4abdfbb802d1b514703223f5f852ce4a507d32d2
+ is applied on top of v1.4.1 to add RISC-V timer support.
diff --git a/llvm/utils/benchmark/src/cycleclock.h b/llvm/utils/benchmark/src/cycleclock.h
index e1f18cc64d2..7b54b253037 100644
--- a/llvm/utils/benchmark/src/cycleclock.h
+++ b/llvm/utils/benchmark/src/cycleclock.h
@@ -164,6 +164,21 @@ inline BENCHMARK_ALWAYS_INLINE int64_t Now() {
uint64_t tsc;
asm("stck %0" : "=Q" (tsc) : : "cc");
return tsc;
+#elif defined(__riscv) // RISC-V
+ // Use RDCYCLE (and RDCYCLEH on riscv32)
+#if __riscv_xlen == 32
+ uint64_t cycles_low, cycles_hi0, cycles_hi1;
+ asm("rdcycleh %0" : "=r"(cycles_hi0));
+ asm("rdcycle %0" : "=r"(cycles_lo));
+ asm("rdcycleh %0" : "=r"(cycles_hi1));
+ // This matches the PowerPC overflow detection, above
+ cycles_lo &= -static_cast<int64_t>(cycles_hi0 == cycles_hi1);
+ return (cycles_hi1 << 32) | cycles_lo;
+#else
+ uint64_t cycles;
+ asm("rdcycle %0" : "=r"(cycles));
+ return cycles;
+#endif
#else
// The soft failover to a generic implementation is automatic only for ARM.
// For other platforms the developer is expected to make an attempt to create
OpenPOWER on IntegriCloud