summaryrefslogtreecommitdiffstats
path: root/llvm/test/CodeGen/ARM
diff options
context:
space:
mode:
authorFlorian Hahn <florian.hahn@arm.com>2017-08-23 10:20:59 +0000
committerFlorian Hahn <florian.hahn@arm.com>2017-08-23 10:20:59 +0000
commit214e13d94944a1ecdef3853ec87ef2cec1078814 (patch)
tree30d3580f926eb9b82e44abe887cec493441efc42 /llvm/test/CodeGen/ARM
parent499807079bfedb05bacee91c95cfb8acd96bf910 (diff)
downloadbcm5719-llvm-214e13d94944a1ecdef3853ec87ef2cec1078814.tar.gz
bcm5719-llvm-214e13d94944a1ecdef3853ec87ef2cec1078814.zip
[ARM] Add missing patterns for insert_subvector.
Summary: In some cases, shufflevector instruction can be transformed involving insert_subvector instructions. The ARM backend was missing some insert_subvector patterns, causing a failure during instruction selection. AArch64 has similar patterns. Reviewers: t.p.northover, olista01, javed.absar, rengolin Reviewed By: javed.absar Subscribers: aemerson, kristof.beyls, llvm-commits Differential Revision: https://reviews.llvm.org/D36796 llvm-svn: 311543
Diffstat (limited to 'llvm/test/CodeGen/ARM')
-rw-r--r--llvm/test/CodeGen/ARM/arm-insert-subvector.ll33
1 files changed, 33 insertions, 0 deletions
diff --git a/llvm/test/CodeGen/ARM/arm-insert-subvector.ll b/llvm/test/CodeGen/ARM/arm-insert-subvector.ll
new file mode 100644
index 00000000000..f879343805c
--- /dev/null
+++ b/llvm/test/CodeGen/ARM/arm-insert-subvector.ll
@@ -0,0 +1,33 @@
+; RUN: llc -start-before=isel -stop-after=isel -mtriple armv8-unknown-linux -o - < %s | FileCheck %s
+
+define <2 x float> @test_float(<6 x float>* %src) {
+ %v= load <6 x float>, <6 x float>* %src, align 1
+ %r = shufflevector <6 x float> %v, <6 x float> undef, <2 x i32> <i32 2, i32 5>
+ ret <2 x float> %r
+}
+; CHECK: name: test_float
+; CHECK: INSERT_SUBREG
+
+define <2 x i32> @test_i32(<6 x i32>* %src) {
+ %v= load <6 x i32>, <6 x i32>* %src, align 1
+ %r = shufflevector <6 x i32> %v, <6 x i32> undef, <2 x i32> <i32 2, i32 5>
+ ret <2 x i32> %r
+}
+; CHECK: name: test_i32
+; CHECK: INSERT_SUBREG
+
+define <4 x i16> @test_i16(<12 x i16>* %src) {
+ %v= load <12 x i16>, <12 x i16>* %src, align 1
+ %r = shufflevector <12 x i16> %v, <12 x i16> undef, <4 x i32> <i32 2, i32 5, i32 8, i32 7>
+ ret <4 x i16> %r
+}
+; CHECK: name: test_i16
+; CHECK: INSERT_SUBREG
+
+define <8 x i8> @test_i8(<24 x i8>* %src) {
+ %v= load <24 x i8>, <24 x i8>* %src, align 1
+ %r = shufflevector <24 x i8> %v, <24 x i8> undef, <8 x i32> <i32 2, i32 5, i32 8, i32 11, i32 14, i32 17, i32 20, i32 23>
+ ret <8 x i8> %r
+}
+; CHECK: name: test_i8
+; CHECK: INSERT_SUBREG
OpenPOWER on IntegriCloud