diff options
author | Tim Northover <tnorthover@apple.com> | 2013-07-01 18:37:33 +0000 |
---|---|---|
committer | Tim Northover <tnorthover@apple.com> | 2013-07-01 18:37:33 +0000 |
commit | 7f3d9e1f36fdfe6de61a3fe58bb6d1fed61adca0 (patch) | |
tree | a99177bbec9e26124dbd5b64eb0e93cb998978fa /llvm/test/CodeGen/ARM/atomic-64bit.ll | |
parent | 08016a657ceb894928a909c39cc5ceee85a0e20b (diff) | |
download | bcm5719-llvm-7f3d9e1f36fdfe6de61a3fe58bb6d1fed61adca0.tar.gz bcm5719-llvm-7f3d9e1f36fdfe6de61a3fe58bb6d1fed61adca0.zip |
Revert r185339 (ARM: relax the atomic release barrier to "dmb ishst")
Turns out I'd misread the architecture reference manual and thought
that was a load/store-store barrier, when it's not.
Thanks for pointing it out Eli!
llvm-svn: 185356
Diffstat (limited to 'llvm/test/CodeGen/ARM/atomic-64bit.ll')
-rw-r--r-- | llvm/test/CodeGen/ARM/atomic-64bit.ll | 100 |
1 files changed, 50 insertions, 50 deletions
diff --git a/llvm/test/CodeGen/ARM/atomic-64bit.ll b/llvm/test/CodeGen/ARM/atomic-64bit.ll index 878119b1150..f2c7305ff33 100644 --- a/llvm/test/CodeGen/ARM/atomic-64bit.ll +++ b/llvm/test/CodeGen/ARM/atomic-64bit.ll @@ -3,24 +3,24 @@ define i64 @test1(i64* %ptr, i64 %val) { ; CHECK: test1: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: adds [[REG3:(r[0-9]?[02468])]], [[REG1]] ; CHECK: adc [[REG4:(r[0-9]?[13579])]], [[REG2]] ; CHECK: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test1: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: adds.w [[REG3:[a-z0-9]+]], [[REG1]] ; CHECK-THUMB: adc.w [[REG4:[a-z0-9]+]], [[REG2]] ; CHECK-THUMB: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = atomicrmw add i64* %ptr, i64 %val seq_cst ret i64 %r @@ -28,24 +28,24 @@ define i64 @test1(i64* %ptr, i64 %val) { define i64 @test2(i64* %ptr, i64 %val) { ; CHECK: test2: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: subs [[REG3:(r[0-9]?[02468])]], [[REG1]] ; CHECK: sbc [[REG4:(r[0-9]?[13579])]], [[REG2]] ; CHECK: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test2: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: subs.w [[REG3:[a-z0-9]+]], [[REG1]] ; CHECK-THUMB: sbc.w [[REG4:[a-z0-9]+]], [[REG2]] ; CHECK-THUMB: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = atomicrmw sub i64* %ptr, i64 %val seq_cst ret i64 %r @@ -53,24 +53,24 @@ define i64 @test2(i64* %ptr, i64 %val) { define i64 @test3(i64* %ptr, i64 %val) { ; CHECK: test3: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: and [[REG3:(r[0-9]?[02468])]], [[REG1]] ; CHECK: and [[REG4:(r[0-9]?[13579])]], [[REG2]] ; CHECK: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test3: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: and.w [[REG3:[a-z0-9]+]], [[REG1]] ; CHECK-THUMB: and.w [[REG4:[a-z0-9]+]], [[REG2]] ; CHECK-THUMB: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = atomicrmw and i64* %ptr, i64 %val seq_cst ret i64 %r @@ -78,24 +78,24 @@ define i64 @test3(i64* %ptr, i64 %val) { define i64 @test4(i64* %ptr, i64 %val) { ; CHECK: test4: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: orr [[REG3:(r[0-9]?[02468])]], [[REG1]] ; CHECK: orr [[REG4:(r[0-9]?[13579])]], [[REG2]] ; CHECK: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test4: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: orr.w [[REG3:[a-z0-9]+]], [[REG1]] ; CHECK-THUMB: orr.w [[REG4:[a-z0-9]+]], [[REG2]] ; CHECK-THUMB: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = atomicrmw or i64* %ptr, i64 %val seq_cst ret i64 %r @@ -103,24 +103,24 @@ define i64 @test4(i64* %ptr, i64 %val) { define i64 @test5(i64* %ptr, i64 %val) { ; CHECK: test5: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: eor [[REG3:(r[0-9]?[02468])]], [[REG1]] ; CHECK: eor [[REG4:(r[0-9]?[13579])]], [[REG2]] ; CHECK: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test5: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: eor.w [[REG3:[a-z0-9]+]], [[REG1]] ; CHECK-THUMB: eor.w [[REG4:[a-z0-9]+]], [[REG2]] ; CHECK-THUMB: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = atomicrmw xor i64* %ptr, i64 %val seq_cst ret i64 %r @@ -128,20 +128,20 @@ define i64 @test5(i64* %ptr, i64 %val) { define i64 @test6(i64* %ptr, i64 %val) { ; CHECK: test6: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: strexd {{[a-z0-9]+}}, {{r[0-9]?[02468]}}, {{r[0-9]?[13579]}} ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test6: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: strexd {{[a-z0-9]+}}, {{[a-z0-9]+}}, {{[a-z0-9]+}} ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = atomicrmw xchg i64* %ptr, i64 %val seq_cst ret i64 %r @@ -149,7 +149,7 @@ define i64 @test6(i64* %ptr, i64 %val) { define i64 @test7(i64* %ptr, i64 %val1, i64 %val2) { ; CHECK: test7: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: cmp [[REG1]] ; CHECK: cmpeq [[REG2]] @@ -157,10 +157,10 @@ define i64 @test7(i64* %ptr, i64 %val1, i64 %val2) { ; CHECK: strexd {{[a-z0-9]+}}, {{r[0-9]?[02468]}}, {{r[0-9]?[13579]}} ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test7: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: cmp [[REG1]] ; CHECK-THUMB: it eq @@ -169,7 +169,7 @@ define i64 @test7(i64* %ptr, i64 %val1, i64 %val2) { ; CHECK-THUMB: strexd {{[a-z0-9]+}}, {{[a-z0-9]+}}, {{[a-z0-9]+}} ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = cmpxchg i64* %ptr, i64 %val1, i64 %val2 seq_cst ret i64 %r @@ -186,7 +186,7 @@ define i64 @test8(i64* %ptr) { ; CHECK: strexd {{[a-z0-9]+}}, {{r[0-9]?[02468]}}, {{r[0-9]?[13579]}} ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test8: ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] @@ -197,7 +197,7 @@ define i64 @test8(i64* %ptr) { ; CHECK-THUMB: strexd {{[a-z0-9]+}}, {{[a-z0-9]+}}, {{[a-z0-9]+}} ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = load atomic i64* %ptr seq_cst, align 8 ret i64 %r @@ -207,20 +207,20 @@ define i64 @test8(i64* %ptr) { ; way to write it. define void @test9(i64* %ptr, i64 %val) { ; CHECK: test9: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: strexd {{[a-z0-9]+}}, {{r[0-9]?[02468]}}, {{r[0-9]?[13579]}} ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test9: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: strexd {{[a-z0-9]+}}, {{[a-z0-9]+}}, {{[a-z0-9]+}} ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish store atomic i64 %val, i64* %ptr seq_cst, align 8 ret void @@ -228,7 +228,7 @@ define void @test9(i64* %ptr, i64 %val) { define i64 @test10(i64* %ptr, i64 %val) { ; CHECK: test10: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: subs {{[a-z0-9]+}}, [[REG1]], [[REG3:(r[0-9]?[02468])]] ; CHECK: sbcs {{[a-z0-9]+}}, [[REG2]], [[REG4:(r[0-9]?[13579])]] @@ -236,10 +236,10 @@ define i64 @test10(i64* %ptr, i64 %val) { ; CHECK: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test10: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: subs.w {{[a-z0-9]+}}, [[REG1]], [[REG3:[a-z0-9]+]] ; CHECK-THUMB: sbcs.w {{[a-z0-9]+}}, [[REG2]], [[REG4:[a-z0-9]+]] @@ -247,7 +247,7 @@ define i64 @test10(i64* %ptr, i64 %val) { ; CHECK-THUMB: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = atomicrmw min i64* %ptr, i64 %val seq_cst ret i64 %r @@ -255,7 +255,7 @@ define i64 @test10(i64* %ptr, i64 %val) { define i64 @test11(i64* %ptr, i64 %val) { ; CHECK: test11: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: subs {{[a-z0-9]+}}, [[REG1]], [[REG3:(r[0-9]?[02468])]] ; CHECK: sbcs {{[a-z0-9]+}}, [[REG2]], [[REG4:(r[0-9]?[13579])]] @@ -263,11 +263,11 @@ define i64 @test11(i64* %ptr, i64 %val) { ; CHECK: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test11: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: subs.w {{[a-z0-9]+}}, [[REG1]], [[REG3:[a-z0-9]+]] ; CHECK-THUMB: sbcs.w {{[a-z0-9]+}}, [[REG2]], [[REG4:[a-z0-9]+]] @@ -275,7 +275,7 @@ define i64 @test11(i64* %ptr, i64 %val) { ; CHECK-THUMB: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = atomicrmw umin i64* %ptr, i64 %val seq_cst ret i64 %r @@ -283,7 +283,7 @@ define i64 @test11(i64* %ptr, i64 %val) { define i64 @test12(i64* %ptr, i64 %val) { ; CHECK: test12: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: subs {{[a-z0-9]+}}, [[REG1]], [[REG3:(r[0-9]?[02468])]] ; CHECK: sbcs {{[a-z0-9]+}}, [[REG2]], [[REG4:(r[0-9]?[13579])]] @@ -291,10 +291,10 @@ define i64 @test12(i64* %ptr, i64 %val) { ; CHECK: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test12: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: subs.w {{[a-z0-9]+}}, [[REG1]], [[REG3:[a-z0-9]+]] ; CHECK-THUMB: sbcs.w {{[a-z0-9]+}}, [[REG2]], [[REG4:[a-z0-9]+]] @@ -302,7 +302,7 @@ define i64 @test12(i64* %ptr, i64 %val) { ; CHECK-THUMB: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = atomicrmw max i64* %ptr, i64 %val seq_cst ret i64 %r @@ -310,7 +310,7 @@ define i64 @test12(i64* %ptr, i64 %val) { define i64 @test13(i64* %ptr, i64 %val) { ; CHECK: test13: -; CHECK: dmb ishst +; CHECK: dmb ish ; CHECK: ldrexd [[REG1:(r[0-9]?[02468])]], [[REG2:(r[0-9]?[13579])]] ; CHECK: subs {{[a-z0-9]+}}, [[REG1]], [[REG3:(r[0-9]?[02468])]] ; CHECK: sbcs {{[a-z0-9]+}}, [[REG2]], [[REG4:(r[0-9]?[13579])]] @@ -318,10 +318,10 @@ define i64 @test13(i64* %ptr, i64 %val) { ; CHECK: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK: cmp ; CHECK: bne -; CHECK: dmb {{ish$}} +; CHECK: dmb ish ; CHECK-THUMB: test13: -; CHECK-THUMB: dmb ishst +; CHECK-THUMB: dmb ish ; CHECK-THUMB: ldrexd [[REG1:[a-z0-9]+]], [[REG2:[a-z0-9]+]] ; CHECK-THUMB: subs.w {{[a-z0-9]+}}, [[REG1]], [[REG3:[a-z0-9]+]] ; CHECK-THUMB: sbcs.w {{[a-z0-9]+}}, [[REG2]], [[REG4:[a-z0-9]+]] @@ -329,7 +329,7 @@ define i64 @test13(i64* %ptr, i64 %val) { ; CHECK-THUMB: strexd {{[a-z0-9]+}}, [[REG3]], [[REG4]] ; CHECK-THUMB: cmp ; CHECK-THUMB: bne -; CHECK-THUMB: dmb {{ish$}} +; CHECK-THUMB: dmb ish %r = atomicrmw umax i64* %ptr, i64 %val seq_cst ret i64 %r } |