diff options
| author | Simon Pilgrim <llvm-dev@redking.me.uk> | 2018-04-13 14:31:57 +0000 |
|---|---|---|
| committer | Simon Pilgrim <llvm-dev@redking.me.uk> | 2018-04-13 14:31:57 +0000 |
| commit | e0c7868dedea85afc8cd8e5b8151011820cdfbe6 (patch) | |
| tree | 39c25705a167a2df99cef0513d5ec045ffb1fc15 /llvm/lib/Target | |
| parent | a9879fc3b668b374be1a4d44540a54242a9e8830 (diff) | |
| download | bcm5719-llvm-e0c7868dedea85afc8cd8e5b8151011820cdfbe6.tar.gz bcm5719-llvm-e0c7868dedea85afc8cd8e5b8151011820cdfbe6.zip | |
Remove comment references to itineraries. NFCI.
llvm-svn: 330021
Diffstat (limited to 'llvm/lib/Target')
| -rw-r--r-- | llvm/lib/Target/X86/X86InstrMPX.td | 2 | ||||
| -rw-r--r-- | llvm/lib/Target/X86/X86Schedule.td | 2 | ||||
| -rw-r--r-- | llvm/lib/Target/X86/X86ScheduleZnver1.td | 4 |
3 files changed, 4 insertions, 4 deletions
diff --git a/llvm/lib/Target/X86/X86InstrMPX.td b/llvm/lib/Target/X86/X86InstrMPX.td index 2c3dd57961b..e4156b8f9b4 100644 --- a/llvm/lib/Target/X86/X86InstrMPX.td +++ b/llvm/lib/Target/X86/X86InstrMPX.td @@ -13,7 +13,7 @@ // //===----------------------------------------------------------------------===// -// FIXME: Investigate a better scheduler itinerary once MPX is used inside LLVM. +// FIXME: Investigate a better scheduler class once MPX is used inside LLVM. let SchedRW = [WriteSystem] in { multiclass mpx_bound_make<bits<8> opc, string OpcodeStr> { diff --git a/llvm/lib/Target/X86/X86Schedule.td b/llvm/lib/Target/X86/X86Schedule.td index 649a7a26a6e..a3d715dbcb2 100644 --- a/llvm/lib/Target/X86/X86Schedule.td +++ b/llvm/lib/Target/X86/X86Schedule.td @@ -183,7 +183,7 @@ def WriteNop : SchedWrite; // latencies. Since these latencies are not used for pipeline hazards, // they do not need to be exact. // -// The GenericX86Model contains no instruction itineraries +// The GenericX86Model contains no instruction schedules // and disables PostRAScheduler. class GenericX86Model : SchedMachineModel { let IssueWidth = 4; diff --git a/llvm/lib/Target/X86/X86ScheduleZnver1.td b/llvm/lib/Target/X86/X86ScheduleZnver1.td index a88c680a7e1..2b775b44316 100644 --- a/llvm/lib/Target/X86/X86ScheduleZnver1.td +++ b/llvm/lib/Target/X86/X86ScheduleZnver1.td @@ -246,7 +246,7 @@ def : WriteRes<WriteNop, []>; defm : ZnWriteResFpuPair<WriteFShuffle256, [ZnFPU], 100>; defm : ZnWriteResFpuPair<WriteFVarShuffle256, [ZnFPU], 100>; -//Microcoded Instructions +// Microcoded Instructions let Latency = 100 in { def : WriteRes<WriteMicrocoded, []>; def : WriteRes<WriteSystem, []>; @@ -264,7 +264,7 @@ let Latency = 100 in { def : WriteRes<WritePCmpIStrILd, []>; } -//=== Regex based itineraries ===// +//=== Regex based InstRW ===// // Notation: // - r: register. // - m = memory. |

