summaryrefslogtreecommitdiffstats
path: root/llvm/lib/Target
diff options
context:
space:
mode:
authorMatt Arsenault <Matthew.Arsenault@amd.com>2014-06-18 22:11:03 +0000
committerMatt Arsenault <Matthew.Arsenault@amd.com>2014-06-18 22:11:03 +0000
commit2b0fa433a087aefc83b457bcf64b2099255d0b1f (patch)
tree5a55b1b2293c3aa9664c85ec74f74cf222dceac3 /llvm/lib/Target
parent4b8fc281d44beabc41d684a5604b934e864852fc (diff)
downloadbcm5719-llvm-2b0fa433a087aefc83b457bcf64b2099255d0b1f.tar.gz
bcm5719-llvm-2b0fa433a087aefc83b457bcf64b2099255d0b1f.zip
Use stdint macros for specifying size of constants
llvm-svn: 211231
Diffstat (limited to 'llvm/lib/Target')
-rw-r--r--llvm/lib/Target/R600/AMDGPUISelLowering.cpp5
1 files changed, 3 insertions, 2 deletions
diff --git a/llvm/lib/Target/R600/AMDGPUISelLowering.cpp b/llvm/lib/Target/R600/AMDGPUISelLowering.cpp
index fd24af06247..34c2b2bf61d 100644
--- a/llvm/lib/Target/R600/AMDGPUISelLowering.cpp
+++ b/llvm/lib/Target/R600/AMDGPUISelLowering.cpp
@@ -1636,7 +1636,7 @@ SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
DAG.getConstant(1023, MVT::i32));
// Extract the sign bit.
- const SDValue SignBitMask = DAG.getConstant(1ul << 31, MVT::i32);
+ const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, MVT::i32);
SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
// Extend back to to 64-bits.
@@ -1645,7 +1645,8 @@ SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
- const SDValue FractMask = DAG.getConstant((1LL << FractBits) - 1, MVT::i64);
+ const SDValue FractMask
+ = DAG.getConstant((UINT64_C(1) << FractBits) - 1, MVT::i64);
SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
OpenPOWER on IntegriCloud