diff options
author | Aaron Ballman <aaron@aaronballman.com> | 2014-05-19 14:29:04 +0000 |
---|---|---|
committer | Aaron Ballman <aaron@aaronballman.com> | 2014-05-19 14:29:04 +0000 |
commit | 0dfed533ecb957a3b20b26185739ba9156dc16a0 (patch) | |
tree | c6068b3e2dee360f05c14f8e213f423970937fb7 /llvm/lib/Target | |
parent | 6dd790c617bf33e11ba0bcad53292e8cc714b504 (diff) | |
download | bcm5719-llvm-0dfed533ecb957a3b20b26185739ba9156dc16a0.tar.gz bcm5719-llvm-0dfed533ecb957a3b20b26185739ba9156dc16a0.zip |
Resolving MSVC warnings about switch statements with a default label, but no case labels. No functional changes intended.
llvm-svn: 209126
Diffstat (limited to 'llvm/lib/Target')
-rw-r--r-- | llvm/lib/Target/ARM64/ARM64InstrInfo.cpp | 11 | ||||
-rw-r--r-- | llvm/lib/Target/R600/AMDGPUMCInstLower.cpp | 6 |
2 files changed, 6 insertions, 11 deletions
diff --git a/llvm/lib/Target/ARM64/ARM64InstrInfo.cpp b/llvm/lib/Target/ARM64/ARM64InstrInfo.cpp index 75d906d9da0..e4112655f8d 100644 --- a/llvm/lib/Target/ARM64/ARM64InstrInfo.cpp +++ b/llvm/lib/Target/ARM64/ARM64InstrInfo.cpp @@ -827,14 +827,11 @@ bool ARM64InstrInfo::optimizeCompareInstr( /// Return true if this is this instruction has a non-zero immediate bool ARM64InstrInfo::hasNonZeroImm(const MachineInstr *MI) const { - switch (MI->getOpcode()) { - default: - if (MI->getOperand(3).isImm()) { - unsigned val = MI->getOperand(3).getImm(); - return (val != 0); - } - break; + if (MI->getOperand(3).isImm()) { + unsigned val = MI->getOperand(3).getImm(); + return (val != 0); } + return false; } diff --git a/llvm/lib/Target/R600/AMDGPUMCInstLower.cpp b/llvm/lib/Target/R600/AMDGPUMCInstLower.cpp index 66d10743216..b759495ad8e 100644 --- a/llvm/lib/Target/R600/AMDGPUMCInstLower.cpp +++ b/llvm/lib/Target/R600/AMDGPUMCInstLower.cpp @@ -37,10 +37,8 @@ AMDGPUMCInstLower::AMDGPUMCInstLower(MCContext &ctx, const AMDGPUSubtarget &st): { } enum AMDGPUMCInstLower::SISubtarget -AMDGPUMCInstLower::AMDGPUSubtargetToSISubtarget(unsigned Gen) const { - switch (Gen) { - default: return AMDGPUMCInstLower::SI; - } +AMDGPUMCInstLower::AMDGPUSubtargetToSISubtarget(unsigned) const { + return AMDGPUMCInstLower::SI; } unsigned AMDGPUMCInstLower::getMCOpcode(unsigned MIOpcode) const { |