summaryrefslogtreecommitdiffstats
path: root/llvm/lib/Target/ARM
diff options
context:
space:
mode:
authorDaniel Dunbar <daniel@zuster.org>2011-01-10 15:26:21 +0000
committerDaniel Dunbar <daniel@zuster.org>2011-01-10 15:26:21 +0000
commit2be732ab5fe41b04c4597abdee30db53b38e6e97 (patch)
treeb2e658d060f1f9a233ecb74cc938197e0686909e /llvm/lib/Target/ARM
parent403538393759ba6d24e459cd8589c377669f9054 (diff)
downloadbcm5719-llvm-2be732ab5fe41b04c4597abdee30db53b38e6e97.tar.gz
bcm5719-llvm-2be732ab5fe41b04c4597abdee30db53b38e6e97.zip
MC/ARM/AsmParser: Minor nitty fixes.
llvm-svn: 123175
Diffstat (limited to 'llvm/lib/Target/ARM')
-rw-r--r--llvm/lib/Target/ARM/AsmParser/ARMAsmParser.cpp6
1 files changed, 3 insertions, 3 deletions
diff --git a/llvm/lib/Target/ARM/AsmParser/ARMAsmParser.cpp b/llvm/lib/Target/ARM/AsmParser/ARMAsmParser.cpp
index ed664e95547..d53ce935607 100644
--- a/llvm/lib/Target/ARM/AsmParser/ARMAsmParser.cpp
+++ b/llvm/lib/Target/ARM/AsmParser/ARMAsmParser.cpp
@@ -26,7 +26,7 @@
#include "llvm/ADT/Twine.h"
using namespace llvm;
-// The shift types for register controlled shifts in arm memory addressing
+/// Shift types used for register controlled shifts in ARM memory addressing.
enum ShiftType {
Lsl,
Lsr,
@@ -134,7 +134,7 @@ class ARMOperand : public MCParsedAsmOperand {
const MCExpr *Val;
} Imm;
- // This is for all forms of ARM address expressions
+ /// Combined record for all forms of ARM address expressions.
struct {
unsigned BaseRegNum;
unsigned OffsetRegNum; // used when OffsetIsReg is true
@@ -436,7 +436,7 @@ public:
void ARMOperand::dump(raw_ostream &OS) const {
switch (Kind) {
case CondCode:
- OS << ARMCondCodeToString(getCondCode());
+ OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
break;
case CCOut:
OS << "<ccout " << getReg() << ">";
OpenPOWER on IntegriCloud