diff options
author | Evan Cheng <evan.cheng@apple.com> | 2011-04-15 01:31:00 +0000 |
---|---|---|
committer | Evan Cheng <evan.cheng@apple.com> | 2011-04-15 01:31:00 +0000 |
commit | 12bb05b75bef20d0a787e183ffc501e558080f81 (patch) | |
tree | b0b53789ee968132ec73e0e89af9f37c49846646 /llvm/lib/Target/ARM/ARMISelLowering.cpp | |
parent | 3d9cbdc3e66e274d5d3cb94ce81a65478d9baae0 (diff) | |
download | bcm5719-llvm-12bb05b75bef20d0a787e183ffc501e558080f81.tar.gz bcm5719-llvm-12bb05b75bef20d0a787e183ffc501e558080f81.zip |
Fix another fcopysign lowering bug. If src is f64 and destination is f32, don't
forget to right shift the source by 32 first. rdar://9287902
llvm-svn: 129556
Diffstat (limited to 'llvm/lib/Target/ARM/ARMISelLowering.cpp')
-rw-r--r-- | llvm/lib/Target/ARM/ARMISelLowering.cpp | 5 |
1 files changed, 4 insertions, 1 deletions
diff --git a/llvm/lib/Target/ARM/ARMISelLowering.cpp b/llvm/lib/Target/ARM/ARMISelLowering.cpp index d5f65c7abff..ded62eb3838 100644 --- a/llvm/lib/Target/ARM/ARMISelLowering.cpp +++ b/llvm/lib/Target/ARM/ARMISelLowering.cpp @@ -2952,7 +2952,10 @@ SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const { Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT, DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1), DAG.getConstant(32, MVT::i32)); - } + } else if (VT == MVT::f32) + Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64, + DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1), + DAG.getConstant(32, MVT::i32)); Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0); Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1); |