diff options
| author | Jakob Stoklund Olesen <stoklund@2pi.dk> | 2009-05-16 07:25:20 +0000 |
|---|---|---|
| committer | Jakob Stoklund Olesen <stoklund@2pi.dk> | 2009-05-16 07:25:20 +0000 |
| commit | e61c7a3958e70edd92f9beb2f8da2a26cc5b43d4 (patch) | |
| tree | 7b4430a9e234c6e4451fb13be281aa3181d73ca0 /llvm/lib/CodeGen/MachineVerifier.cpp | |
| parent | c482d14565d537e100201a94840c15a99b472030 (diff) | |
| download | bcm5719-llvm-e61c7a3958e70edd92f9beb2f8da2a26cc5b43d4.tar.gz bcm5719-llvm-e61c7a3958e70edd92f9beb2f8da2a26cc5b43d4.zip | |
Verify that explicit definitions in the TargetInstrDesc are matched by
explicit register define operands.
llvm-svn: 71933
Diffstat (limited to 'llvm/lib/CodeGen/MachineVerifier.cpp')
| -rw-r--r-- | llvm/lib/CodeGen/MachineVerifier.cpp | 13 |
1 files changed, 12 insertions, 1 deletions
diff --git a/llvm/lib/CodeGen/MachineVerifier.cpp b/llvm/lib/CodeGen/MachineVerifier.cpp index 25549b0269b..4244b2178b8 100644 --- a/llvm/lib/CodeGen/MachineVerifier.cpp +++ b/llvm/lib/CodeGen/MachineVerifier.cpp @@ -327,6 +327,18 @@ void MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) { const MachineInstr *MI = MO->getParent(); + const TargetInstrDesc &TI = MI->getDesc(); + + // The first TI.NumDefs operands must be explicit register defines + if (MONum < TI.getNumDefs()) { + if (!MO->isReg()) + report("Explicit definition must be a register", MO, MONum); + else if (!MO->isDef()) + report("Explicit definition marked as use", MO, MONum); + else if (MO->isImplicit()) + report("Explicit definition marked as implicit", MO, MONum); + } + switch (MO->getType()) { case MachineOperand::MO_Register: { const unsigned Reg = MO->getReg(); @@ -374,7 +386,6 @@ MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) } // Check register classes. - const TargetInstrDesc &TI = MI->getDesc(); if (MONum < TI.getNumOperands() && !MO->isImplicit()) { const TargetOperandInfo &TOI = TI.OpInfo[MONum]; unsigned SubIdx = MO->getSubReg(); |

