summaryrefslogtreecommitdiffstats
path: root/llvm/lib/CodeGen/MachineOperand.cpp
diff options
context:
space:
mode:
authorFrancis Visoiu Mistrih <francisvm@yahoo.com>2017-12-07 14:32:15 +0000
committerFrancis Visoiu Mistrih <francisvm@yahoo.com>2017-12-07 14:32:15 +0000
commit567611ef2344fe2c18b16942cee2a741c2327a4a (patch)
treebf51f09d5704d2aae6ebe1a23197f6b0d2300e5b /llvm/lib/CodeGen/MachineOperand.cpp
parent60411d9a8cb4b9df7706c76ba733424864fbe6a3 (diff)
downloadbcm5719-llvm-567611ef2344fe2c18b16942cee2a741c2327a4a.tar.gz
bcm5719-llvm-567611ef2344fe2c18b16942cee2a741c2327a4a.zip
[CodeGen] Use more getMFIfAvailable
llvm-svn: 320046
Diffstat (limited to 'llvm/lib/CodeGen/MachineOperand.cpp')
-rw-r--r--llvm/lib/CodeGen/MachineOperand.cpp24
1 files changed, 8 insertions, 16 deletions
diff --git a/llvm/lib/CodeGen/MachineOperand.cpp b/llvm/lib/CodeGen/MachineOperand.cpp
index f5857db8ada..85b441c40ab 100644
--- a/llvm/lib/CodeGen/MachineOperand.cpp
+++ b/llvm/lib/CodeGen/MachineOperand.cpp
@@ -339,13 +339,9 @@ hash_code llvm::hash_value(const MachineOperand &MO) {
static void tryToGetTargetInfo(const MachineOperand &MO,
const TargetRegisterInfo *&TRI,
const TargetIntrinsicInfo *&IntrinsicInfo) {
- if (const MachineInstr *MI = MO.getParent()) {
- if (const MachineBasicBlock *MBB = MI->getParent()) {
- if (const MachineFunction *MF = MBB->getParent()) {
- TRI = MF->getSubtarget().getRegisterInfo();
- IntrinsicInfo = MF->getTarget().getIntrinsicInfo();
- }
- }
+ if (const MachineFunction *MF = getMFIfAvailable(MO)) {
+ TRI = MF->getSubtarget().getRegisterInfo();
+ IntrinsicInfo = MF->getTarget().getIntrinsicInfo();
}
}
@@ -394,15 +390,11 @@ void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST,
}
// Print the register class / bank.
if (TargetRegisterInfo::isVirtualRegister(Reg)) {
- if (const MachineInstr *MI = getParent()) {
- if (const MachineBasicBlock *MBB = MI->getParent()) {
- if (const MachineFunction *MF = MBB->getParent()) {
- const MachineRegisterInfo &MRI = MF->getRegInfo();
- if (!PrintDef || MRI.def_empty(Reg)) {
- OS << ':';
- OS << printRegClassOrBank(Reg, MRI, TRI);
- }
- }
+ if (const MachineFunction *MF = getMFIfAvailable(*this)) {
+ const MachineRegisterInfo &MRI = MF->getRegInfo();
+ if (!PrintDef || MRI.def_empty(Reg)) {
+ OS << ':';
+ OS << printRegClassOrBank(Reg, MRI, TRI);
}
}
}
OpenPOWER on IntegriCloud