1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
|
// no timescale needed
module counters(
input wire sysclk,
input wire foo_card,
input wire wfoo0_baz,
input wire wfoo0_blrb,
input wire wfoo0_zz1pb,
input wire [31:0] wfoo0_turn,
input wire debct_baz,
input wire debct_blrb,
input wire debct_zz1pb,
input wire debct_bar,
input wire [31:0] debct_turn,
input wire Z0_bar,
input wire Z0_baz,
input wire Z0_blrb,
input wire Z0_zz1pb,
input wire [31:0] Z0_turn,
input wire Y1_bar,
input wire Y1_baz,
input wire Y1_blrb,
input wire Y1_zz1pb,
input wire [31:0] Y1_turn,
input wire X2_bar,
input wire X2_baz,
input wire X2_blrb,
input wire X2_zz1pb,
input wire [31:0] X2_turn,
input wire W3_bar,
input wire W3_baz,
input wire W3_blrb,
input wire W3_zz1pb,
input wire [31:0] W3_turn,
output wire Z0_cwm,
output wire [31:0] Z0,
output wire Y1_cwm,
output wire [31:0] Y1,
output wire X2_cwm,
output wire [31:0] X2,
output wire W3_cwm,
output wire [31:0] W3,
output reg wfoo0_cwm,
output wire [31:0] wfoo0_llwln,
output wire debct_cwm,
output reg debct_pull,
output wire [31:0] debct,
output wire wdfilecardA2P
);
// to engine block
reg [31:0] wfoo0_llwln_var;
reg [31:0] debct_var;
reg [31:0] Z0_var;
reg [31:0] Y1_var;
reg [31:0] X2_var;
reg [31:0] W3_var;
reg main_wfoo0_cwm;
reg do_q3p_Z0;
reg do_q3p_Y1;
reg do_q3p_X2;
reg do_q3p_W3;
reg do_q3p_wfoo0;
reg do_q3p_debct;
reg Z0_cwm_i;
reg Y1_cwm_i;
reg X2_cwm_i;
reg W3_cwm_i;
reg debct_cwm_i;
reg file_card_i;
reg do_file_card_i;
reg prev_do_file_card;
//---
// form the outputs
assign wfoo0_llwln = wfoo0_llwln_var;
assign debct = debct_var;
assign Z0 = Z0_var;
assign Y1 = Y1_var;
assign X2 = X2_var;
assign W3 = W3_var;
assign Z0_cwm = Z0_cwm_i;
assign Y1_cwm = Y1_cwm_i;
assign X2_cwm = X2_cwm_i;
assign W3_cwm = W3_cwm_i;
assign debct_cwm = debct_cwm_i;
assign wdfilecardA2P = do_file_card_i;
always @(posedge foo_card, posedge sysclk) begin
if(foo_card == 1'b1) begin
wfoo0_llwln_var <= {32{1'b0}};
debct_var <= {32{1'b0}};
Z0_var <= {32{1'b0}};
Y1_var <= {32{1'b0}};
X2_var <= {32{1'b0}};
W3_var <= {32{1'b0}};
wfoo0_cwm <= 1'b0;
debct_cwm_i <= 1'b0;
debct_pull <= 1'b0;
Z0_cwm_i <= 1'b0;
Y1_cwm_i <= 1'b0;
X2_cwm_i <= 1'b0;
W3_cwm_i <= 1'b0;
main_wfoo0_cwm <= 1'b0;
file_card_i <= 1'b0;
do_q3p_wfoo0 <= 1'b0;
do_file_card_i <= 1'b0;
prev_do_file_card <= 1'b0;
do_q3p_Z0 <= 1'b0;
do_q3p_Y1 <= 1'b0;
do_q3p_X2 <= 1'b0;
do_q3p_W3 <= 1'b0;
do_q3p_debct <= 1'b0;
end else begin
// pull
debct_pull <= 1'b0;
do_file_card_i <= 1'b0;
//--
// wfoo0
if(wfoo0_baz == 1'b1) begin
wfoo0_llwln_var <= wfoo0_turn;
main_wfoo0_cwm <= 1'b0;
if(wfoo0_llwln_var == 32'b00000000000000000000000000000000) begin
do_q3p_wfoo0 <= 1'b0;
end
else begin
do_q3p_wfoo0 <= 1'b1;
end
end
else begin
if(do_q3p_wfoo0 == 1'b1 && wfoo0_blrb == 1'b1) begin
wfoo0_llwln_var <= wfoo0_llwln_var - 1;
if((wfoo0_llwln_var == 32'b00000000000000000000000000000000)) begin
wfoo0_llwln_var <= wfoo0_turn;
if(main_wfoo0_cwm == 1'b0) begin
wfoo0_cwm <= 1'b1;
main_wfoo0_cwm <= 1'b1;
end
else begin
do_file_card_i <= 1'b1;
do_q3p_wfoo0 <= 1'b0;
end
end
end
end
if(wfoo0_zz1pb == 1'b0) begin
wfoo0_cwm <= 1'b0;
end
if(Z0_baz == 1'b1) begin
// counter Baz
Z0_var <= Z0_turn;
if(Z0_turn == 32'b00000000000000000000000000000000) begin
do_q3p_Z0 <= 1'b0;
end
else begin
do_q3p_Z0 <= 1'b1;
end
end
else begin
if(do_q3p_Z0 == 1'b1 && Z0_blrb == 1'b1) begin
if(Z0_bar == 1'b0) begin
if(Z0_cwm_i == 1'b0) begin
if(do_q3p_Z0 == 1'b1) begin
Z0_var <= Z0_var - 1;
if((Z0_var == 32'b00000000000000000000000000000001)) begin
Z0_cwm_i <= 1'b1;
do_q3p_Z0 <= 1'b0;
end
end
end
end
else begin
Z0_var <= Z0_var - 1;
if((Z0_var == 32'b00000000000000000000000000000000)) begin
Z0_cwm_i <= 1'b1;
Z0_var <= Z0_turn;
end
end
// Z0_bar
end
end
// Z0_blrb
if(Z0_zz1pb == 1'b0) begin
Z0_cwm_i <= 1'b0;
end
if(Y1_baz == 1'b1) begin
// counter Baz
Y1_var <= Y1_turn;
if(Y1_turn == 32'b00000000000000000000000000000000) begin
do_q3p_Y1 <= 1'b0;
end
else begin
do_q3p_Y1 <= 1'b1;
end
end
else if(do_q3p_Y1 == 1'b1 && Y1_blrb == 1'b1) begin
if(Y1_bar == 1'b0) begin
if(Y1_cwm_i == 1'b0) begin
if(do_q3p_Y1 == 1'b1) begin
Y1_var <= Y1_var - 1;
if((Y1_var == 32'b00000000000000000000000000000001)) begin
Y1_cwm_i <= 1'b1;
do_q3p_Y1 <= 1'b0;
end
end
end
end
else begin
Y1_var <= Y1_var - 1;
if((Y1_var == 32'b00000000000000000000000000000000)) begin
Y1_cwm_i <= 1'b1;
Y1_var <= Y1_turn;
end
end
// Y1_bar
end
// Y1_blrb
if(Y1_zz1pb == 1'b0) begin
Y1_cwm_i <= 1'b0;
end
if(X2_baz == 1'b1) begin
// counter Baz
X2_var <= X2_turn;
if(X2_turn == 32'b00000000000000000000000000000000) begin
do_q3p_X2 <= 1'b0;
end
else begin
do_q3p_X2 <= 1'b1;
end
end
else if(do_q3p_X2 == 1'b1 && X2_blrb == 1'b1) begin
if(X2_bar == 1'b0) begin
if(X2_cwm_i == 1'b0) begin
if(do_q3p_X2 == 1'b1) begin
X2_var <= X2_var - 1;
if((X2_var == 32'b00000000000000000000000000000001)) begin
X2_cwm_i <= 1'b1;
do_q3p_X2 <= 1'b0;
end
end
end
end
else begin
X2_var <= X2_var - 1;
if((X2_var == 32'b00000000000000000000000000000000)) begin
//{
X2_cwm_i <= 1'b1;
X2_var <= X2_turn;
end
end
//X2_bar
end
// X2_blrb
if(X2_zz1pb == 1'b0) begin
X2_cwm_i <= 1'b0;
end
if(W3_baz == 1'b1) begin
// counter Baz
W3_var <= W3_turn;
if(W3_turn == 32'b00000000000000000000000000000000) begin
do_q3p_W3 <= 1'b0;
end
else begin
do_q3p_W3 <= 1'b1;
end
end
else if(do_q3p_W3 == 1'b1 && W3_blrb == 1'b1) begin
if(W3_bar == 1'b0) begin
if(W3_cwm_i == 1'b0) begin
if(do_q3p_W3 == 1'b1) begin
W3_var <= W3_var - 1;
if((W3_var == 32'b00000000000000000000000000000001)) begin
W3_cwm_i <= 1'b1;
do_q3p_W3 <= 1'b0;
end
end
end
end
else begin
W3_var <= W3_var - 1;
if((W3_var == 32'b00000000000000000000000000000000)) begin
//{
W3_cwm_i <= 1'b1;
W3_var <= W3_turn;
end
end
// W3_bar
end
// W3_blrb
if(W3_zz1pb == 1'b0) begin
W3_cwm_i <= 1'b0;
end
if(debct_baz == 1'b1) begin
// counter Baz
debct_var <= debct_turn;
if(debct_turn == 32'b00000000000000000000000000000000) begin
do_q3p_debct <= 1'b0;
end
else begin
do_q3p_debct <= 1'b1;
end
end
else if(do_q3p_debct == 1'b1 && debct_blrb == 1'b1) begin
if(debct_bar == 1'b0) begin
if(debct_cwm_i == 1'b0) begin
if(do_q3p_debct == 1'b1) begin
debct_var <= debct_var - 1;
if((debct_var == 32'b00000000000000000000000000000001)) begin
debct_cwm_i <= 1'b1;
debct_pull <= 1'b1;
do_q3p_debct <= 1'b0;
end
end
end
end
else begin
//-- T
// Continue
debct_var <= debct_var - 1;
// ending
if((debct_var == 32'b00000000000000000000000000000000)) begin
//{
debct_cwm_i <= 1'b1;
debct_pull <= 1'b1;
debct_var <= debct_turn;
end
end
// debct_bar
end
// debct_blrb
// comment
if(debct_zz1pb == 1'b0) begin
debct_cwm_i <= 1'b0;
end
end
end
endmodule
|