summaryrefslogtreecommitdiffstats
path: root/drivers/char/xilinx_hwicap/xilinx_hwicap.h
diff options
context:
space:
mode:
authorMarek Belisko <marek.belisko@gmail.com>2013-05-03 07:37:36 +0200
committerMark Brown <broonie@opensource.wolfsonmicro.com>2013-05-03 09:29:59 +0100
commitdf4a4eece78b484ea3c29aa1f9e9a03fcbb56c8b (patch)
tree11b826a2a9a474249fc13abe351fc05889fb1072 /drivers/char/xilinx_hwicap/xilinx_hwicap.h
parent81ee6833bc6ccd0c64d2f527775a3ded7aa9bfb4 (diff)
downloadtalos-op-linux-df4a4eece78b484ea3c29aa1f9e9a03fcbb56c8b.tar.gz
talos-op-linux-df4a4eece78b484ea3c29aa1f9e9a03fcbb56c8b.zip
ASoC: McASP: Fix receive clock polarity in DAIFMT_NB_NF mode.
According documentation bit ACLKRPOL is set to 0 (receiver samples data on falling edge) and when set to 1 (receiver samples data on rising edge). I2S data are always sampled on falling edge and valid during rising edge of bit clock. So in case of capture data transmitter sample data on falling edge and macsp must read then on rising edge. Signed-off-by: Marek Belisko <marek.belisko@streamunlimited.com> Signed-off-by: Mark Brown <broonie@opensource.wolfsonmicro.com>
Diffstat (limited to 'drivers/char/xilinx_hwicap/xilinx_hwicap.h')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud