summaryrefslogtreecommitdiffstats
path: root/arch/x86/include/asm/arch-baytrail/acpi/gpio.asl
blob: ef340f3d7b54c84079d2e605ca810e1dfe175abe (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
/*
 * Copyright (C) 2013 Google Inc.
 * Copyright (C) 2016 Bin Meng <bmeng.cn@gmail.com>
 *
 * Modified from coreboot src/soc/intel/baytrail/acpi/gpio.asl
 *
 * SPDX-License-Identifier:	GPL-2.0+
 */

/* SouthCluster GPIO */
Device (GPSC)
{
	Name(_HID, "INT33FC")
	Name(_CID, "INT33FC")
	Name(_UID, 1)

	Name(RBUF, ResourceTemplate()
	{
		Memory32Fixed(ReadWrite, 0, 0x1000, RMEM)
		Interrupt(ResourceConsumer, Level, ActiveLow, Shared, , ,)
		{
			GPIO_SC_IRQ
		}
	})

	Method(_CRS)
	{
		CreateDwordField(^RBUF, ^RMEM._BAS, RBAS)
		Add(IO_BASE_ADDRESS, IO_BASE_OFFSET_GPSCORE, RBAS)
		Return (^RBUF)
	}

	Method(_STA)
	{
		Return (STA_VISIBLE)
	}
}

/* NorthCluster GPIO */
Device (GPNC)
{
	Name(_HID, "INT33FC")
	Name(_CID, "INT33FC")
	Name(_UID, 2)

	Name(RBUF, ResourceTemplate()
	{
		Memory32Fixed(ReadWrite, 0, 0x1000, RMEM)
		Interrupt(ResourceConsumer, Level, ActiveLow, Shared, , ,)
		{
			GPIO_NC_IRQ
		}
	})

	Method(_CRS)
	{
		CreateDwordField(^RBUF, ^RMEM._BAS, RBAS)
		Add(IO_BASE_ADDRESS, IO_BASE_OFFSET_GPNCORE, RBAS)
		Return (^RBUF)
	}

	Method(_STA)
	{
		Return (STA_VISIBLE)
	}
}

/* SUS GPIO */
Device (GPSS)
{
	Name(_HID, "INT33FC")
	Name(_CID, "INT33FC")
	Name(_UID, 3)

	Name(RBUF, ResourceTemplate()
	{
		Memory32Fixed(ReadWrite, 0, 0x1000, RMEM)
		Interrupt(ResourceConsumer, Level, ActiveLow, Shared, , ,)
		{
			GPIO_SUS_IRQ
		}
	})

	Method(_CRS)
	{
		CreateDwordField(^RBUF, ^RMEM._BAS, RBAS)
		Add(IO_BASE_ADDRESS, IO_BASE_OFFSET_GPSSUS, RBAS)
		Return (^RBUF)
	}

	Method(_STA)
	{
		Return (STA_VISIBLE)
	}
}
OpenPOWER on IntegriCloud