summaryrefslogtreecommitdiffstats
path: root/arch/sparc/cpu/leon3/memcfg.c
blob: b9eda440e226b3a4b16e9fc6fb84ea7f9f07683a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
/* GRLIB Memory controller setup. The register values are used
 * from the associated low level assembler routine implemented
 * in memcfg_low.S.
 *
 * (C) Copyright 2010, 2015
 * Daniel Hellstrom, Cobham Gaisler, daniel@gaisler.com.
 *
 * SPDX-License-Identifier:	GPL-2.0+
 */

#include <ambapp.h>
#include "memcfg.h"
#include <config.h>

#ifdef CONFIG_SYS_GRLIB_ESA_MCTRL1
struct mctrl_setup esa_mctrl1_cfg = {
	.reg_mask = 0x7,
	.regs = {
		{
			.mask = 0x00000300,
			.value = CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG1,
		},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG2,
		},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG3,
		},
	}
};
#ifdef CONFIG_SYS_GRLIB_ESA_MCTRL2
struct mctrl_setup esa_mctrl2_cfg = {
	.reg_mask = 0x7,
	.regs = {
		{
			.mask = 0x00000300,
			.value = CONFIG_SYS_GRLIB_ESA_MCTRL2_CFG1,
		},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_ESA_MCTRL2_CFG2,
		},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_ESA_MCTRL2_CFG3,
		},
	}
};
#endif
#endif

#ifdef CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1
struct mctrl_setup gaisler_ftmctrl1_cfg = {
	.reg_mask = 0x7,
	.regs = {
		{
			.mask = 0x00000300,
			.value = CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG1,
		},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG2,
		},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG3,
		},
	}
};
#ifdef CONFIG_SYS_GRLIB_GAISLER_FTMCTRL2
struct mctrl_setup gaisler_ftmctrl2_cfg = {
	.reg_mask = 0x7,
	.regs = {
		{
			.mask = 0x00000300,
			.value = CONFIG_SYS_GRLIB_GAISLER_FTMCTRL2_CFG1,
		},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_FTMCTRL2_CFG2,
		},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_FTMCTRL2_CFG3,
		},
	}
};
#endif
#endif

#ifdef CONFIG_SYS_GRLIB_GAISLER_SDCTRL1
struct mctrl_setup gaisler_sdctrl1_cfg = {
	.reg_mask = 0x1,
	.regs = {
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_SDCTRL1_CTRL,
		},
	}
};
#ifdef CONFIG_SYS_GRLIB_GAISLER_SDCTRL2
struct mctrl_setup gaisler_sdctrl2_cfg = {
	.reg_mask = 0x1,
	.regs = {
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_SDCTRL2_CTRL,
		},
	}
};
#endif
#endif

#ifdef CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1
struct ahbmctrl_setup gaisler_ddr2spa1_cfg = {
	.ahb_mbar_no = 1,
	.reg_mask = 0xd,
	.regs = {
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1_CFG1,
		},
		{ 0x00000000, 0},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1_CFG3,
		},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1_CFG4,
		},
	}
};
#ifdef CONFIG_SYS_GRLIB_GAISLER_DDR2SPA2
struct ahbmctrl_setup gaisler_ddr2spa2_cfg = {
	.ahb_mbar_no = 1,
	.reg_mask = 0xd,
	.regs = {
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_DDR2SPA2_CFG1,
		},
		{ 0x00000000, 0},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_DDR2SPA2_CFG3,
		},
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_DDR2SPA2_CFG4,
		},
	}
};
#endif
#endif

#ifdef CONFIG_SYS_GRLIB_GAISLER_DDRSPA1
struct ahbmctrl_setup gaisler_ddrspa1_cfg = {
	.ahb_mbar_no = 1,
	.reg_mask = 0x1,
	.regs = {
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_DDRSPA1_CTRL,
		},
	}
};
#ifdef CONFIG_SYS_GRLIB_GAISLER_DDRSPA2
struct ahbmctrl_setup gaisler_ddrspa2_cfg = {
	.ahb_mbar_no = 1,
	.reg_mask = 0x1,
	.regs = {
		{
			.mask = 0x00000000,
			.value = CONFIG_SYS_GRLIB_GAISLER_DDRSPA2_CTRL,
		},
	}
};
#endif
#endif

struct grlib_mctrl_handler grlib_mctrl_handlers[] = {
/* ESA MCTRL (PROM/FLASH/IO/SRAM/SDRAM) */
#ifdef CONFIG_SYS_GRLIB_ESA_MCTRL1
	{DEV_APB_SLV, 0, MH_UNUSED, AMBA_PNP_ID(VENDOR_ESA, ESA_MCTRL),
	_nomem_mctrl_init, (void *)&esa_mctrl1_cfg},
#ifdef CONFIG_SYS_GRLIB_ESA_MCTRL2
	{DEV_APB_SLV, 1, MH_UNUSED, AMBA_PNP_ID(VENDOR_ESA, ESA_MCTRL),
	_nomem_mctrl_init, (void *)&esa_mctrl2_cfg},
#endif
#endif

/* GAISLER Fault Tolerant Memory controller (PROM/FLASH/IO/SRAM/SDRAM) */
#ifdef CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1
	{DEV_APB_SLV, 0, MH_UNUSED, AMBA_PNP_ID(VENDOR_GAISLER, GAISLER_FTMCTRL),
	_nomem_mctrl_init, (void *)&gaisler_ftmctrl1_cfg},
#ifdef CONFIG_SYS_GRLIB_GAISLER_FTMCTRL2
	{DEV_APB_SLV, 1, MH_UNUSED, AMBA_PNP_ID(VENDOR_GAISLER, GAISLER_FTMCTRL),
	_nomem_mctrl_init, (void *)&gaisler_ftmctrl2_cfg},
#endif
#endif

/* GAISLER SDRAM-only Memory controller (SDRAM) */
#ifdef CONFIG_SYS_GRLIB_GAISLER_SDCTRL1
	{DEV_APB_SLV, 0, MH_UNUSED, AMBA_PNP_ID(VENDOR_GAISLER, GAISLER_SDCTRL),
	_nomem_mctrl_init, (void *)&gaisler_sdctrl1_cfg},
#ifdef CONFIG_SYS_GRLIB_GAISLER_SDCTRL2
	{DEV_APB_SLV, 1, MH_UNUSED, AMBA_PNP_ID(VENDOR_GAISLER, GAISLER_SDCTRL),
	_nomem_mctrl_init, (void *)&gaisler_sdctrl2_cfg},
#endif
#endif

/* GAISLER DDR Memory controller (DDR) */
#ifdef CONFIG_SYS_GRLIB_GAISLER_DDRSPA1
	{DEV_AHB_SLV, 0, MH_UNUSED, AMBA_PNP_ID(VENDOR_GAISLER, GAISLER_DDRSP),
	_nomem_ahbmctrl_init, (void *)&gaisler_ddrspa1_cfg},
#ifdef CONFIG_SYS_GRLIB_GAISLER_DDRSPA2
	{DEV_AHB_SLV, 1, MH_UNUSED, AMBA_PNP_ID(VENDOR_GAISLER, GAISLER_DDRSP),
	_nomem_ahbmctrl_init, (void *)&gaisler_ddrspa2_cfg},
#endif
#endif

/* GAISLER DDR2 Memory controller (DDR2) */
#ifdef CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1
	{DEV_AHB_SLV, 0, MH_UNUSED, AMBA_PNP_ID(VENDOR_GAISLER, GAISLER_DDR2SP),
	_nomem_ahbmctrl_init, (void *)&gaisler_ddr2spa1_cfg},
#ifdef CONFIG_SYS_GRLIB_GAISLER_DDR2SPA2
	{DEV_AHB_SLV, 1, MH_UNUSED, AMBA_PNP_ID(VENDOR_GAISLER, GAISLER_DDR2SP),
	_nomem_ahbmctrl_init, (void *)&gaisler_ddr2spa2_cfg},
#endif
#endif

	/* Mark end */
	MH_END
};
OpenPOWER on IntegriCloud