summaryrefslogtreecommitdiffstats
path: root/arch/arm/include/asm/arch-s3c24x0/iomux.h
blob: 981164434d833f7079cb2cdf6bf1ce6fc36daf8a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
/*
 * Copyright (c) 2012
 *
 * Gabriel Huau <contact@huau-gabriel.fr>
 *
 * SPDX-License-Identifier:	GPL-2.0+
 */

#ifndef _S3C24X0_IOMUX_H_
#define _S3C24X0_IOMUX_H_

enum s3c2440_iomux_func {
	/* PORT A */
	IOMUXA_ADDR0	= 1,
	IOMUXA_ADDR16	= (1 << 1),
	IOMUXA_ADDR17	= (1 << 2),
	IOMUXA_ADDR18	= (1 << 3),
	IOMUXA_ADDR19	= (1 << 4),
	IOMUXA_ADDR20	= (1 << 5),
	IOMUXA_ADDR21	= (1 << 6),
	IOMUXA_ADDR22	= (1 << 7),
	IOMUXA_ADDR23	= (1 << 8),
	IOMUXA_ADDR24	= (1 << 9),
	IOMUXA_ADDR25	= (1 << 10),
	IOMUXA_ADDR26	= (1 << 11),
	IOMUXA_nGCS1	= (1 << 12),
	IOMUXA_nGCS2	= (1 << 13),
	IOMUXA_nGCS3	= (1 << 14),
	IOMUXA_nGCS4	= (1 << 15),
	IOMUXA_nGCS5	= (1 << 16),
	IOMUXA_CLE	= (1 << 17),
	IOMUXA_ALE	= (1 << 18),
	IOMUXA_nFWE	= (1 << 19),
	IOMUXA_nFRE	= (1 << 20),
	IOMUXA_nRSTOUT	= (1 << 21),
	IOMUXA_nFCE		= (1 << 22),

	/* PORT B */
	IOMUXB_nXDREQ0	= (2 << 20),
	IOMUXB_nXDACK0	= (2 << 18),
	IOMUXB_nXDREQ1	= (2 << 16),
	IOMUXB_nXDACK1	= (2 << 14),
	IOMUXB_nXBREQ	= (2 << 12),
	IOMUXB_nXBACK	= (2 << 10),
	IOMUXB_TCLK0	= (2 << 8),
	IOMUXB_TOUT3	= (2 << 6),
	IOMUXB_TOUT2	= (2 << 4),
	IOMUXB_TOUT1	= (2 << 2),
	IOMUXB_TOUT0	= 2,

	/* PORT C */
	IOMUXC_VS7	= (2 << 30),
	IOMUXC_VS6	= (2 << 28),
	IOMUXC_VS5	= (2 << 26),
	IOMUXC_VS4	= (2 << 24),
	IOMUXC_VS3	= (2 << 22),
	IOMUXC_VS2	= (2 << 20),
	IOMUXC_VS1	= (2 << 18),
	IOMUXC_VS0	= (2 << 16),
	IOMUXC_LCD_LPCREVB	= (2 << 14),
	IOMUXC_LCD_LPCREV	= (2 << 12),
	IOMUXC_LCD_LPCOE	= (2 << 10),
	IOMUXC_VM		= (2 << 8),
	IOMUXC_VFRAME	= (2 << 6),
	IOMUXC_VLINE	= (2 << 4),
	IOMUXC_VCLK		= (2 << 2),
	IOMUXC_LEND		= 2,
	IOMUXC_I2SSDI	= (3 << 8),

	/* PORT D */
	IOMUXD_VS23	= (2 << 30),
	IOMUXD_VS22	= (2 << 28),
	IOMUXD_VS21	= (2 << 26),
	IOMUXD_VS20	= (2 << 24),
	IOMUXD_VS19	= (2 << 22),
	IOMUXD_VS18	= (2 << 20),
	IOMUXD_VS17	= (2 << 18),
	IOMUXD_VS16	= (2 << 16),
	IOMUXD_VS15	= (2 << 14),
	IOMUXD_VS14	= (2 << 12),
	IOMUXD_VS13	= (2 << 10),
	IOMUXD_VS12	= (2 << 8),
	IOMUXD_VS11	= (2 << 6),
	IOMUXD_VS10	= (2 << 4),
	IOMUXD_VS9	= (2 << 2),
	IOMUXD_VS8	= 2,
	IOMUXD_nSS0	= (3 << 30),
	IOMUXD_nSS1	= (3 << 28),
	IOMUXD_SPICLK1	= (3 << 20),
	IOMUXD_SPIMOSI1	= (3 << 18),
	IOMUXD_SPIMISO1	= (3 << 16),

	/* PORT E */
	IOMUXE_IICSDA	= (2 << 30),
	IOMUXE_IICSCL	= (2 << 28),
	IOMUXE_SPICLK0	= (2 << 26),
	IOMUXE_SPIMOSI0	= (2 << 24),
	IOMUXE_SPIMISO0	= (2 << 22),
	IOMUXE_SDDAT3	= (2 << 20),
	IOMUXE_SDDAT2	= (2 << 18),
	IOMUXE_SDDAT1	= (2 << 16),
	IOMUXE_SDDAT0	= (2 << 14),
	IOMUXE_SDCMD	= (2 << 12),
	IOMUXE_SDCLK	= (2 << 10),
	IOMUXE_I2SDO	= (2 << 8),
	IOMUXE_I2SDI	= (2 << 6),
	IOMUXE_CDCLK	= (2 << 4),
	IOMUXE_I2SSCLK	= (2 << 2),
	IOMUXE_I2SLRCK	= 2,
	IOMUXE_AC_SDATA_OUT	= (3 << 8),
	IOMUXE_AC_SDATA_IN	= (3 << 6),
	IOMUXE_AC_nRESET	= (3 << 4),
	IOMUXE_AC_BIT_CLK	= (3 << 2),
	IOMUXE_AC_SYNC		= 3,

	/* PORT F */
	IOMUXF_EINT7	= (2 << 14),
	IOMUXF_EINT6	= (2 << 12),
	IOMUXF_EINT5	= (2 << 10),
	IOMUXF_EINT4	= (2 << 8),
	IOMUXF_EINT3	= (2 << 6),
	IOMUXF_EINT2	= (2 << 4),
	IOMUXF_EINT1	= (2 << 2),
	IOMUXF_EINT0	= 2,

	/* PORT G */
	IOMUXG_EINT23	= (2 << 30),
	IOMUXG_EINT22	= (2 << 28),
	IOMUXG_EINT21	= (2 << 26),
	IOMUXG_EINT20	= (2 << 24),
	IOMUXG_EINT19	= (2 << 22),
	IOMUXG_EINT18	= (2 << 20),
	IOMUXG_EINT17	= (2 << 18),
	IOMUXG_EINT16	= (2 << 16),
	IOMUXG_EINT15	= (2 << 14),
	IOMUXG_EINT14	= (2 << 12),
	IOMUXG_EINT13	= (2 << 10),
	IOMUXG_EINT12	= (2 << 8),
	IOMUXG_EINT11	= (2 << 6),
	IOMUXG_EINT10	= (2 << 4),
	IOMUXG_EINT9	= (2 << 2),
	IOMUXG_EINT8	= 2,
	IOMUXG_TCLK1	= (3 << 22),
	IOMUXG_nCTS1	= (3 << 20),
	IOMUXG_nRTS1	= (3 << 18),
	IOMUXG_SPICLK1	= (3 << 14),
	IOMUXG_SPIMOSI1	= (3 << 12),
	IOMUXG_SPIMISO1	= (3 << 10),
	IOMUXG_LCD_PWRDN	= (3 << 8),
	IOMUXG_nSS1			= (3 << 6),
	IOMUXG_nSS0			= (3 << 4),

	/* PORT H */
	IOMUXH_CLKOUT1	= (2 << 20),
	IOMUXH_CLKOUT0	= (2 << 18),
	IOMUXH_UEXTCLK	= (2 << 16),
	IOMUXH_RXD2		= (2 << 14),
	IOMUXH_TXD2		= (2 << 12),
	IOMUXH_RXD1		= (2 << 10),
	IOMUXH_TXD1		= (2 << 8),
	IOMUXH_RXD0		= (2 << 6),
	IOMUXH_TXD0		= (2 << 4),
	IOMUXH_nRTS0	= (2 << 2),
	IOMUXH_nCTS0	= 2,
	IOMUXH_nCTS1	= (3 << 14),
	IOMUXH_nRTS1	= (3 << 12),

	/* PORT J */
	IOMUXJ_CAMRESET		= (2 << 24),
	IOMUXJ_CAMCLKOUT	= (2 << 22),
	IOMUXJ_CAMHREF		= (2 << 20),
	IOMUXJ_CAMVSYNC		= (2 << 18),
	IOMUXJ_CAMPCLK		= (2 << 16),
	IOMUXJ_CAMDATA7		= (2 << 14),
	IOMUXJ_CAMDATA6		= (2 << 12),
	IOMUXJ_CAMDATA5		= (2 << 10),
	IOMUXJ_CAMDATA4		= (2 << 8),
	IOMUXJ_CAMDATA3		= (2 << 6),
	IOMUXJ_CAMDATA2		= (2 << 4),
	IOMUXJ_CAMDATA1		= (2 << 2),
	IOMUXJ_CAMDATA0		= 2
};

#endif
OpenPOWER on IntegriCloud