summaryrefslogtreecommitdiffstats
path: root/board/google/chromebook_link
Commit message (Expand)AuthorAgeFilesLines
* x86: Drop all the old pin configuration codeSimon Glass2016-03-171-138/+0
* x86: ivybridge: Move northbridge and PCH init into driversSimon Glass2016-01-241-8/+0
* x86: ivybridge: Do not require HAVE_INTEL_MEBin Meng2016-01-131-0/+1
* x86: Remove HAVE_ACPI_RESUMEBin Meng2015-12-091-1/+0
* x86: Remove CPU_INTEL_SOCKET_RPGA989Bin Meng2015-12-091-1/+0
* x86: Clean up ivybridge/chrome Kconfig optionsBin Meng2015-12-091-1/+0
* x86: Remove MARK_GRAPHICS_MEM_WRCOMBBin Meng2015-07-141-1/+0
* x86: Kconfig: Remove deprecated CONFIG_SYS_EXTRA_OPTIONSBin Meng2015-04-291-0/+3
* x86: cros_ec: Drop unnecessary initSimon Glass2015-04-181-3/+0
* dm: x86: pci: Convert coreboot to use driver model for pciSimon Glass2015-04-181-0/+9
* x86: Rename MMCONF_BASE_ADDRESS and make it common across x86Simon Glass2015-02-051-2/+1
* x86: Move CONFIG_SYS_CAR_xxx to KconfigBin Meng2015-01-131-0/+8
* x86: Move CONFIG_X86_RESET_VECTOR and CONFIG_SYS_X86_START16 to KconfigBin Meng2015-01-131-0/+1
* x86: ich6-gpio: Add Intel Tunnel Creek GPIO supportBin Meng2014-12-181-1/+1
* x86: ich6-gpio: Move setup_pch_gpios() to board support codesBin Meng2014-12-131-0/+40
* x86: Make ROM_SIZE configurable in KconfigBin Meng2014-12-131-0/+1
* x86: chromebook_link: Enable the Chrome OS ECSimon Glass2014-11-251-0/+4
* x86: Remove board_early_init_r()Simon Glass2014-11-251-5/+0
* x86: chromebook_link: Enable GPIO supportSimon Glass2014-11-211-0/+107
* x86: chromebook_link: Implement CAR support (cache as RAM)Simon Glass2014-11-211-0/+12
* x86: Emit post codes in startup code for ChromebooksSimon Glass2014-11-211-0/+4
* x86: Add chromebook_link boardSimon Glass2014-11-214-0/+53
OpenPOWER on IntegriCloud