summaryrefslogtreecommitdiffstats
path: root/net/tipc/core.c
diff options
context:
space:
mode:
authorPaul Walmsley <paul@pwsan.com>2009-06-19 19:08:27 -0600
committerpaul <paul@twilight.(none)>2009-06-19 19:09:31 -0600
commitd0ba3922ae241a87d22a1c3ffad72b96fe993c9a (patch)
tree3f23d60fbbf2ffceef44b01c8579db7be7d20025 /net/tipc/core.c
parentc9812d042a21eb492a36cfabf9f41107f5ecee3d (diff)
downloadtalos-obmc-linux-d0ba3922ae241a87d22a1c3ffad72b96fe993c9a.tar.gz
talos-obmc-linux-d0ba3922ae241a87d22a1c3ffad72b96fe993c9a.zip
OMAP3 clock/SDRC: program SDRC_MR register during SDRC clock change
Program the SDRC_MR_0 register as well during SDRC clock changes. This register allows selection of the memory CAS latency. Some SDRAM chips, such as the Qimonda HYB18M512160AF6, have a lower CAS latency at lower clock rates. Signed-off-by: Paul Walmsley <paul@pwsan.com>
Diffstat (limited to 'net/tipc/core.c')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud