diff options
author | Marc Zyngier <marc.zyngier@arm.com> | 2016-08-01 10:54:16 +0100 |
---|---|---|
committer | Arnd Bergmann <arnd@arndb.de> | 2016-09-14 22:47:22 +0200 |
commit | f2a89d3b2b85b90b05453872aaabfdb412a21a03 (patch) | |
tree | 5721114a29d28a3bcb8544f45bf9ea30c0a9afb7 /fs/ufs/namei.c | |
parent | 29b4817d4018df78086157ea3a55c1d9424a7cfc (diff) | |
download | talos-obmc-linux-f2a89d3b2b85b90b05453872aaabfdb412a21a03.tar.gz talos-obmc-linux-f2a89d3b2b85b90b05453872aaabfdb412a21a03.zip |
arm64: dts: Fix broken architected timer interrupt trigger
The ARM architected timer specification mandates that the interrupt
associated with each timer is level triggered (which corresponds to
the "counter >= comparator" condition).
A number of DTs are being remarkably creative, declaring the interrupt
to be edge triggered. A quick look at the TRM for the corresponding ARM
CPUs clearly shows that this is wrong, and I've corrected those.
For non-ARM designs (and in the absence of a publicly available TRM),
I've made them active low as well, which can't be completely wrong
as the GIC cannot disinguish between level low and level high.
The respective maintainers are of course welcome to prove me wrong.
While I was at it, I took the liberty to fix a couple of related issue,
such as some spurious affinity bits on ThunderX, and their complete
absence on ls1043a (both of which seem to be related to copy-pasting
from other DTs).
Acked-by: Duc Dang <dhdang@apm.com>
Acked-by: Carlo Caione <carlo@endlessm.com>
Acked-by: Michal Simek <michal.simek@xilinx.com>
Acked-by: Krzysztof Kozlowski <k.kozlowski@samsung.com>
Acked-by: Dinh Nguyen <dinguyen@opensource.altera.com>
Acked-by: Masahiro Yamada <yamada.masahiro@socionext.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Arnd Bergmann <arnd@arndb.de>
Diffstat (limited to 'fs/ufs/namei.c')
0 files changed, 0 insertions, 0 deletions