summaryrefslogtreecommitdiffstats
path: root/arch/arm64/kernel/traps.c
diff options
context:
space:
mode:
authorSuzuki K Poulose <suzuki.poulose@arm.com>2016-09-09 14:07:14 +0100
committerWill Deacon <will.deacon@arm.com>2016-09-09 15:03:29 +0100
commit072f0a633838aca13b5a8b211eb64f5c445cfd7c (patch)
treec6e8d9c7f3b2c3fbdf7f3784e58aa33c1f72b025 /arch/arm64/kernel/traps.c
parentc831b2ae257853ecd36ea4f7d788bf0665e4cf89 (diff)
downloadtalos-obmc-linux-072f0a633838aca13b5a8b211eb64f5c445cfd7c.tar.gz
talos-obmc-linux-072f0a633838aca13b5a8b211eb64f5c445cfd7c.zip
arm64: Introduce raw_{d,i}cache_line_size
On systems with mismatched i/d cache min line sizes, we need to use the smallest size possible across all CPUs. This will be done by fetching the system wide safe value from CPU feature infrastructure. However the some special users(e.g kexec, hibernate) would need the line size on the CPU (rather than the system wide), when either the system wide feature may not be accessible or it is guranteed that the caller executes with a gurantee of no migration. Provide another helper which will fetch cache line size on the current CPU. Cc: Mark Rutland <mark.rutland@arm.com> Cc: Will Deacon <will.deacon@arm.com> Cc: Catalin Marinas <catalin.marinas@arm.com> Acked-by: James Morse <james.morse@arm.com> Reviewed-by: Geoff Levand <geoff@infradead.org> Signed-off-by: Suzuki K Poulose <suzuki.poulose@arm.com> Signed-off-by: Will Deacon <will.deacon@arm.com>
Diffstat (limited to 'arch/arm64/kernel/traps.c')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud