summaryrefslogtreecommitdiffstats
path: root/src/usr/pore/poreve/pore_model/wrapper/vsbe.C
blob: 95c140f7502af7129e84c08df235dd831a45d43f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
/* IBM_PROLOG_BEGIN_TAG                                                   */
/* This is an automatically generated prolog.                             */
/*                                                                        */
/* $Source: src/usr/pore/poreve/pore_model/wrapper/vsbe.C $               */
/*                                                                        */
/* IBM CONFIDENTIAL                                                       */
/*                                                                        */
/* COPYRIGHT International Business Machines Corp. 2012,2013              */
/*                                                                        */
/* p1                                                                     */
/*                                                                        */
/* Object Code Only (OCO) source materials                                */
/* Licensed Internal Code Source Materials                                */
/* IBM HostBoot Licensed Internal Code                                    */
/*                                                                        */
/* The source code for this program is not published or otherwise         */
/* divested of its trade secrets, irrespective of what has been           */
/* deposited with the U.S. Copyright Office.                              */
/*                                                                        */
/* Origin: 30                                                             */
/*                                                                        */
/* IBM_PROLOG_END_TAG                                                     */
// $Id: vsbe.C,v 1.17 2013/11/27 17:24:37 thi Exp $
/******************************************************************************
 *
 * \file vsbe.C
 * \brief The interface between the vsbe::PoreModel and the Pmx::Pore
 *
 *****************************************************************************/

#include <stdio.h>
#include <string.h>
#include "vsbe.H"
#include "pore_model.h"
#include "pore_wrap.h"

using namespace vsbe;

int vsbe::vsbeHookReadCallBack(pore_model_t p, uint64_t i_address)
{
	void *i_vsbe = pore_getpriv(p);
	return ((Vsbe*)i_vsbe)->hookRead( PoreAddress(i_address) );
}

int vsbe::vsbeHookWriteCallBack(pore_model_t p, uint64_t i_address)
{
	void *i_vsbe = pore_getpriv(p);
	return ((Vsbe*)i_vsbe)->hookWrite( PoreAddress(i_address) );
}

int vsbe::vsbeHookFetchCallBack(pore_model_t p, uint64_t i_address)
{
	void *i_vsbe = pore_getpriv(p);
	return ((Vsbe*)i_vsbe)->hookFetch( PoreAddress(i_address) );
}

void vsbe::fatalErrorIntrCallBack(pore_model_t p)
{
	void *i_vsbe = pore_getpriv(p);
	((Vsbe*)i_vsbe)->fatalErrorIntr();
}

void vsbe::errorIntrCallBack(pore_model_t p)
{
	void *i_vsbe = pore_getpriv(p);
	((Vsbe*)i_vsbe)->errorIntr();
}

void vsbe::waitIntrCallBack(pore_model_t p, uint32_t delay)
{
	void *i_vsbe = pore_getpriv(p);
	/** delay == 0 means engine is halted on a WAIT instruction */
	((Vsbe*)i_vsbe)->wait(delay);
}

int vsbe::vsbeHookInstructionCallBack(pore_model_t p, uint64_t i_address,
				      uint32_t i_hook, uint64_t i_parameter)
{
	void* i_vsbe = pore_getpriv(p);
	return ((Vsbe*)i_vsbe)->hookInstruction( PoreAddress(i_address),
						 i_hook, i_parameter );
}

////// OCI and PIB Transactions //////////////////////////////////////////////

int vsbe::vsbePibReadCallBack(pore_bus_t b, uint64_t addr, uint8_t *buf,
			      unsigned int size, int *err_code)
{
	Vsbe *vsbe = *(Vsbe **)poreb_get_priv(b);
	return vsbe->pibReadCallBack(b, addr, buf, size, err_code);
}

int
Vsbe::pibReadCallBack(pore_bus_t b, uint64_t addr, uint8_t *buf,
		      unsigned int size, int *err_code)
{
	PibTransaction pibTransaction;

	pibTransaction.iv_address = addr;
	pibTransaction.iv_offset  = 0;
	pibTransaction.iv_data    = 0;
	pibTransaction.iv_mode    = vsbe::ACCESS_MODE_READ;

	pibMaster(pibTransaction);
	*err_code = pibTransaction.iv_pcbReturnCode;

	if (pibTransaction.iv_pcbReturnCode) {
		size = PORE_ERR_READ;
	}

	*((uint64_t *)buf) = (*((uint64_t *)(void *)&pibTransaction.iv_data));
	return size;
}


int vsbe::vsbePibWriteCallBack(pore_bus_t b, uint64_t addr,
			       const uint8_t *buf,
			       unsigned int size,
			       int *err_code)
{
	Vsbe *vsbe = *(Vsbe **)poreb_get_priv(b);
	return vsbe->pibWriteCallBack(b, addr, buf, size, err_code);
}


int
Vsbe::pibWriteCallBack(pore_bus_t b, uint64_t addr, const uint8_t *buf,
		       unsigned int size, int *err_code)
{
	PibTransaction pibTransaction;

	pibTransaction.iv_address = addr;
	pibTransaction.iv_offset  = 0;
	pibTransaction.iv_mode    = vsbe::ACCESS_MODE_WRITE;
	*(uint64_t *)(void *)&pibTransaction.iv_data = (*((uint64_t *)buf));

	pibMaster(pibTransaction);
	*err_code = pibTransaction.iv_pcbReturnCode;

	if (pibTransaction.iv_pcbReturnCode) {
		size = PORE_ERR_WRITE;
	}
	return size;
}

int vsbe::vsbeOciReadCallBack(pore_bus_t b, uint64_t addr, uint8_t *buf,
			      unsigned int size, int *err_code)
{
	Vsbe *vsbe = *(Vsbe **)poreb_get_priv(b);
	return vsbe->ociReadCallBack(b, addr, buf, size, err_code);
}

int
Vsbe::ociReadCallBack(pore_bus_t b, uint64_t addr, uint8_t *buf,
		      unsigned int size, int *err_code)
{
	OciTransaction ociTransaction;

	ociTransaction.iv_address = addr;
	ociTransaction.iv_offset  = 0;
	ociTransaction.iv_data    = 0;
	ociTransaction.iv_mode    = vsbe::ACCESS_MODE_READ;

	ociMaster(ociTransaction);
	*err_code = ociTransaction.iv_ociReturnCode;

	if (ociTransaction.iv_ociReturnCode) {
		size = PORE_ERR_READ;
	}

	*((uint64_t *)buf) = (*((uint64_t *)(void *)&ociTransaction.iv_data));
	return size;
}

int vsbe::vsbeOciWriteCallBack(pore_bus_t b, uint64_t addr,
			       const uint8_t *buf, unsigned int size,
			       int *err_code)
{
	Vsbe *vsbe = *(Vsbe **)poreb_get_priv(b);
	return vsbe->ociWriteCallBack(b, addr, buf, size, err_code);
}


int
Vsbe::ociWriteCallBack(pore_bus_t b, uint64_t addr, const uint8_t *buf,
		       unsigned int size, int *err_code)
{
	OciTransaction ociTransaction;

	ociTransaction.iv_address = addr;
	ociTransaction.iv_offset  = 0;
	ociTransaction.iv_mode    = vsbe::ACCESS_MODE_WRITE;
	*(uint64_t *)(void *)&ociTransaction.iv_data = (*((uint64_t *)buf));

	ociMaster(ociTransaction);
	*err_code = ociTransaction.iv_ociReturnCode;

	if (ociTransaction.iv_ociReturnCode) {
		size = PORE_ERR_WRITE;
	}
	return size;
}

///////////// vsbe::PoreModel Abstract Interface /////////////////////////////

/// Create a PoreModel
///
/// This is the static create() method required to create an
/// implementation-specific instance of a vsbe::PoreModel.

PoreModel* PoreModel::create(PoreIbufId i_id, PoreInterface *i_interface)
{
	return new Vsbe(i_id, i_interface);
}

ModelError Vsbe::flushReset()
{
	return ModelError( pore_flush_reset(iv_engine) );
}

pore_reg_t Vsbe::PoreRegOffs_to_pore(vsbe::PoreRegisterOffset reg)
{
	switch (reg) {
	case PORE_STATUS:		 return PORE_R_STATUS;
	case PORE_CONTROL:		 return PORE_R_CONTROL;
	case PORE_RESET:		 return PORE_R_RESET;
	case PORE_ERROR_MASK:		 return PORE_R_ERROR_MASK;
	case PORE_PRV_BASE_ADDR0:	 return PORE_R_PRV_BASE_ADDR0;
	case PORE_PRV_BASE_ADDR1:	 return PORE_R_PRV_BASE_ADDR1;
	case PORE_OCI_MEMORY_BASE_ADDR0: return PORE_R_OCI_MEMORY_BASE_ADDR0;
	case PORE_OCI_MEMORY_BASE_ADDR1: return PORE_R_OCI_MEMORY_BASE_ADDR1;
	case PORE_TABLE_BASE_ADDR:	 return PORE_R_TABLE_BASE_ADDR;
	case PORE_EXE_TRIGGER:		 return PORE_R_EXE_TRIGGER;
	case PORE_SCRATCH0:		 return PORE_R_SCRATCH0;
	case PORE_SCRATCH1:		 return PORE_R_SCRATCH1;
	case PORE_SCRATCH2:		 return PORE_R_SCRATCH2;
	case PORE_IBUF_01:		 return PORE_R_IBUF_01;
	case PORE_IBUF_2:		 return PORE_R_IBUF_2;
	case PORE_DBG0:			 return PORE_R_DBG0;
	case PORE_DBG1:			 return PORE_R_DBG1;
	case PORE_PC_STACK0:		 return PORE_R_PC_STACK0;
	case PORE_PC_STACK1:		 return PORE_R_PC_STACK1;
	case PORE_PC_STACK2:		 return PORE_R_PC_STACK2;
	case PORE_ID_FLAGS:		 return PORE_R_ID_FLAGS;
	case PORE_DATA0:		 return PORE_R_DATA0;
	case PORE_MEM_RELOC:		 return PORE_R_MEM_RELOC;
	case PORE_I2C_E0_PARAM:		 return PORE_R_I2C_E0_PARAM;
	case PORE_I2C_E1_PARAM:		 return PORE_R_I2C_E1_PARAM;
	case PORE_I2C_E2_PARAM:		 return PORE_R_I2C_E2_PARAM;
	default:			 return PORE_R_ILLEGAL;
	}
	return PORE_R_ILLEGAL;
}


vsbe::PoreRegisterOffset Vsbe::pore_to_PoreRegOffs(pore_reg_t reg)
{
	switch (reg) {
	case PORE_R_STATUS:		 return PORE_STATUS;
	case PORE_R_CONTROL:		 return PORE_CONTROL;
	case PORE_R_RESET:		 return PORE_RESET;
	case PORE_R_ERROR_MASK:		 return PORE_ERROR_MASK;
	case PORE_R_PRV_BASE_ADDR0:	 return PORE_PRV_BASE_ADDR0;
	case PORE_R_PRV_BASE_ADDR1:	 return PORE_PRV_BASE_ADDR1;
	case PORE_R_OCI_MEMORY_BASE_ADDR0: return PORE_OCI_MEMORY_BASE_ADDR0;
	case PORE_R_OCI_MEMORY_BASE_ADDR1: return PORE_OCI_MEMORY_BASE_ADDR1;
	case PORE_R_TABLE_BASE_ADDR:	 return PORE_TABLE_BASE_ADDR;
	case PORE_R_EXE_TRIGGER:	 return PORE_EXE_TRIGGER;
	case PORE_R_SCRATCH0:		 return PORE_SCRATCH0;
	case PORE_R_SCRATCH1:		 return PORE_SCRATCH1;
	case PORE_R_SCRATCH2:		 return PORE_SCRATCH2;
	case PORE_R_IBUF_01:		 return PORE_IBUF_01;
	case PORE_R_IBUF_2:		 return PORE_IBUF_2;
	case PORE_R_DBG0:		 return PORE_DBG0;
	case PORE_R_DBG1:		 return PORE_DBG1;
	case PORE_R_PC_STACK0:		 return PORE_PC_STACK0;
	case PORE_R_PC_STACK1:		 return PORE_PC_STACK1;
	case PORE_R_PC_STACK2:		 return PORE_PC_STACK2;
	case PORE_R_ID_FLAGS:		 return PORE_ID_FLAGS;
	case PORE_R_DATA0:		 return PORE_DATA0;
	case PORE_R_MEM_RELOC:		 return PORE_MEM_RELOC;
	case PORE_R_I2C_E0_PARAM:	 return PORE_I2C_E0_PARAM;
	case PORE_R_I2C_E1_PARAM:	 return PORE_I2C_E1_PARAM;
	case PORE_R_I2C_E2_PARAM:	 return PORE_I2C_E2_PARAM;
	default:			 return PORE_ILLEGAL;;
	}
	return PORE_ILLEGAL;
}


//TODO Do we really need o_stepped. Ask Bishop if we can change the interface
ModelError Vsbe::step(bool& o_stepped)
{
	int rc, me;

	o_stepped = false;
	rc = pore_step(iv_engine);
	if ((rc == PORE_SUCCESS)     ||	// Normal execution
	    (rc == PORE_ERROR_IGNORED))	// An error was ignored!
		o_stepped = true;

	if (rc < 0) {
		/* FIXME Translate internal to external error codes nicely */
		switch (rc) {
		case PORE_ERR_HOOK_FAILED:
			me = ME_HOOK_INSTRUCTION_ERROR; break;
		case PORE_ERR_READ:
			me = ME_PORE_MODEL_GENERIC_ERROR; break;
		case PORE_ERR_WRITE:
			me = ME_PORE_MODEL_GENERIC_ERROR; break;

		case PORE_ERR_INVALID_OPCODE:
		default:
			me = ME_FAILURE; break;
		}
		return ModelError(me);
	}

	return ModelError(ME_SUCCESS);
}

ModelError Vsbe::registerRead(const vsbe::PoreRegisterOffset i_offset,
			      uint64_t& o_data, const size_t i_size)
{
	pore_reg_t reg =
		PoreRegOffs_to_pore(vsbe::PoreRegisterOffset(i_offset & ~0x7));

	if (((i_offset & 0x7) == 0x4) && (i_size == 4)) { // lower 32-bit
		o_data = pore_readReg(iv_engine, reg, PORE_BITS_32_63);
		o_data &= 0xffffffffull;
		return ME_SUCCESS;
	}
	if (((i_offset & 0x7) == 0x0) && (i_size == 4)) { // upper 32-bit
		o_data = pore_readReg(iv_engine, reg, PORE_BITS_0_31);
		o_data >>= 32;
		o_data &= 0xffffffffull;
		return ME_SUCCESS;
	}
	o_data = pore_readReg(iv_engine, reg, PORE_BITS_0_63);
	return ME_SUCCESS;
}

ModelError Vsbe::registerWrite(const vsbe::PoreRegisterOffset i_offset,
			       const uint64_t i_data, const size_t i_size)
{
        int rc;

	pore_reg_t reg =
		PoreRegOffs_to_pore(vsbe::PoreRegisterOffset(i_offset & ~0x7));

	if (((i_offset & 0x7) == 0x4) && (i_size == 4)) { // lower 32-bit
		rc = pore_writeReg(iv_engine, reg, i_data, PORE_BITS_32_63);
	} else if (((i_offset & 0x7) == 0x0) && (i_size == 4)) { // upper 32-bit
                rc = pore_writeReg(iv_engine, reg, i_data << 32, PORE_BITS_0_31);
	} else {
         	rc = pore_writeReg(iv_engine, reg, i_data, PORE_BITS_0_63);
        }
        return (rc ? ME_REGISTER_WRITE_ERROR : ME_SUCCESS);
}

ModelError Vsbe::registerReadRaw(const vsbe::PoreRegisterOffset i_offset,
				 uint64_t& o_data, const size_t i_size)
{
	pore_reg_t reg =
		PoreRegOffs_to_pore(vsbe::PoreRegisterOffset(i_offset & ~0x7));

	if (((i_offset & 0x7) == 0x4) && (i_size == 4)) { // lower 32-bit
		o_data = pore_readRegRaw(iv_engine, reg, PORE_BITS_32_63);
		o_data &= 0xffffffffull;
		return ME_SUCCESS;
	}
	if (((i_offset & 0x7) == 0x0) && (i_size == 4)) { // upper 32-bit
		o_data = pore_readRegRaw(iv_engine, reg, PORE_BITS_0_31);
		o_data >>= 32;
		o_data &= 0xffffffffull;
		return ME_SUCCESS;
	}
	o_data = pore_readRegRaw(iv_engine, reg, PORE_BITS_0_63);
	return ME_SUCCESS;
}

ModelError Vsbe::registerWriteRaw(const vsbe::PoreRegisterOffset i_offset,
			       const uint64_t i_data, const size_t i_size)
{
        int rc;
 
	pore_reg_t reg =
		PoreRegOffs_to_pore(vsbe::PoreRegisterOffset(i_offset & ~0x7));

	if (((i_offset & 0x7) == 0x4) && (i_size == 4)) { // lower 32-bit
		rc = pore_writeRegRaw(iv_engine, reg, i_data, PORE_BITS_32_63);
	} else if (((i_offset & 0x7) == 0x0) && (i_size == 4)) { // upper 32-bit
		rc =  pore_writeRegRaw(iv_engine, reg, i_data << 32, PORE_BITS_0_31);
	} else {
                rc = pore_writeRegRaw(iv_engine, reg, i_data, PORE_BITS_0_63);
        }
        return (rc ? ME_REGISTER_WRITE_ERROR : ME_SUCCESS);
}

ModelError Vsbe::enableHookInstruction(bool i_enable)
{
	pore_set_enableHookInstr(iv_engine, i_enable);
	return ME_SUCCESS;
}


ModelError Vsbe::enableAddressHooks(bool i_enable)
{
	pore_set_enableAddressHooks(iv_engine, i_enable);
	return ME_SUCCESS;
}


// To extract the state we simply read out the current register values.
//TODO Check what to do with some state registers like BRANCH_TAKEN, ...
ModelError Vsbe::extractState(vsbe::PoreState& o_state)
{
	pore_state_t s;
	unsigned int reg_id;
	uint64_t *reg;

	if (PORE_R_SIZEOF_PORE_STATE > (pore_reg_t)SIZEOF_PORE_STATE) {
		BUG();
	}

	pore_extractState(iv_engine, &s);
	for (reg_id = PORE_R_STATUS; reg_id < PORE_R_SIZEOF_PORE_STATE;
	     reg_id += 8) {
		reg = (uint64_t *)((uint8_t *)&s + reg_id);
		o_state.put((vsbe::PoreRegisterOffset)reg_id, *reg);
	}

	return ME_SUCCESS;
}


// To install the state we simply restore the saved register values.
//TODO Check what to do with some state registers like BRANCH_TAKEN, ...

ModelError Vsbe::installState(const vsbe::PoreState& i_state)
{
	uint64_t data;
	pore_state_t s;
	unsigned int reg_id;
	uint64_t *reg;

	if (PORE_R_SIZEOF_PORE_STATE > (pore_reg_t)SIZEOF_PORE_STATE) {
		BUG();
	}

	for (reg_id = PORE_R_STATUS; reg_id < PORE_R_SIZEOF_PORE_STATE;
	     reg_id += 8) {
		reg = (uint64_t *)((uint8_t *)&s + reg_id);
		i_state.get((vsbe::PoreRegisterOffset)reg_id, data);
		*reg = data;
	}
	pore_installState(iv_engine, &s);

	return ME_SUCCESS;
}


ModelError Vsbe::forceBranch(const vsbe::PoreAddress& i_address)
{
	return ModelError ( pore_forceBranch(iv_engine,
					     (uint64_t)i_address) );
}

#if 0
/// \bug We can't distinguish READ from EXECUTE
// Convert a PMX transaction to a VSBE transaction and master it
ModelError Vsbe::ociTransport(OciTransaction *inTransaction)
{
	ModelError me;
	vsbe::ModelError vsbe_me;
	OciTransaction transaction;
	do {

		transaction.iv_address = inTransaction->iv_address;

		if (inTransaction->iv_mode == ACCESS_MODE_READ) {
			transaction.iv_mode = vsbe::ACCESS_MODE_READ;
		} else {
			transaction.iv_mode = vsbe::ACCESS_MODE_WRITE;
			transaction.iv_data = inTransaction->iv_data;
		}

		vsbe_me = ociMaster(transaction);
		if (vsbe_me != 0) {
			break;
		}

		if (inTransaction->iv_mode == ACCESS_MODE_READ) {
			inTransaction->iv_data = transaction.iv_data;
		}
	} while (0);

	if (vsbe_me != 0) {
		modelError(vsbe_me);
		//TODO What is the right return value for me?
		//        me = OCI_TIMEOUT;
		me = ME_FAILURE;

		//TODO What is this ?
		//        DUAL_ERROR(vsbe_me, me);
	} else {
		me = ME_SUCCESS;
	}
	return me;
}


/// \bug We can't distinguish READ from EXECUTE
// Convert a PMX transaction to a VSBE transaction and master it
ModelError Vsbe::pibTransport(PibTransaction *inPibTransaction)
{
	ModelError me;
	vsbe::ModelError vsbe_me;
	PibTransaction pibTransaction;

	do {
		pibTransaction.iv_address = inPibTransaction->iv_address;

		if (inPibTransaction->iv_mode == vsbe::ACCESS_MODE_READ) {
			pibTransaction.iv_mode = vsbe::ACCESS_MODE_READ;
		} else {
			pibTransaction.iv_mode = vsbe::ACCESS_MODE_WRITE;
			pibTransaction.iv_data = inPibTransaction->iv_data;
		}

		vsbe_me = pibMaster(pibTransaction);
		if (vsbe_me != 0) {
			break;
		}

		inPibTransaction->iv_pcbReturnCode =
			pibTransaction.iv_pcbReturnCode;
		if (inPibTransaction->iv_mode == vsbe::ACCESS_MODE_READ) {
			inPibTransaction->iv_data = pibTransaction.iv_data;
		}
	} while (0);

	if (vsbe_me != 0) {
		modelError(vsbe_me);
		me = inPibTransaction->busError(ME_FAILURE);
		//TODO What is this ?
		//        DUAL_ERROR(vsbe_me, me);
	} else {
		me = ME_SUCCESS;
	}
	return me;
 }
#endif

ModelError Vsbe::hookInstruction(const PoreAddress& i_address,
				 const uint32_t i_hook,
				 const uint64_t i_parameter)
{
	PoreAddress vsbe_address;

	vsbe_address.iv_memorySpace = i_address.iv_memorySpace;
	vsbe_address.iv_offset = i_address.iv_offset;

	vsbe::PoreModel::hookInstruction(vsbe_address,
					 i_hook,
					 i_parameter);
	return ME_SUCCESS;
}


ModelError Vsbe::hookRead(const PoreAddress& i_address)
{
	vsbe::PoreAddress vsbe_address;

	vsbe_address.iv_memorySpace = i_address.iv_memorySpace;
	vsbe_address.iv_offset = i_address.iv_offset;

	vsbe::PoreModel::hookRead(vsbe_address);
	return ME_SUCCESS;
}


ModelError Vsbe::hookWrite(const PoreAddress& i_address)
{
	vsbe::PoreAddress vsbe_address;

	vsbe_address.iv_memorySpace = i_address.iv_memorySpace;
	vsbe_address.iv_offset = i_address.iv_offset;

	vsbe::PoreModel::hookWrite(vsbe_address);
	return ME_SUCCESS;
}


ModelError Vsbe::hookFetch(const PoreAddress& i_address)
{
	vsbe::PoreAddress vsbe_address;

	vsbe_address = i_address;
	//    vsbe_address.iv_memorySpace = i_address.iv_memorySpace;
	//    vsbe_address.iv_offset = i_address.iv_offset;

	vsbe::PoreModel::hookFetch(vsbe_address);
	return ME_SUCCESS;
}

void Vsbe::fatalErrorIntr(void)
{
	/* aprintf("PORe Model has hit fatalError\n"); */
	vsbe::PoreModel::fatalErrorIntr();
}

void Vsbe::errorIntr(void)
{
	/* aprintf("PORe Model has hit Error\n"); */
	vsbe::PoreModel::errorIntr();
}

void Vsbe::wait(const uint32_t i_count)
{
	/* aprintf("PORe Model waits for %d ticks\n", i_count); */
	vsbe::PoreModel::wait(i_count);
}

////////////////////////////// Creators //////////////////////////////

Vsbe::Vsbe(PoreIbufId i_id, PoreInterface* i_interface) :
	PoreModel(i_id, i_interface)
{
	struct pore_bus *pibBus, *ociBus;
	Vsbe **vsbe_p;

	pibBus = poreb_create("PIB_Bus",
			      sizeof(Vsbe *),
			      vsbePibReadCallBack,
			      vsbePibWriteCallBack,
			      NULL,     // fetch
			      NULL);    // reset
	if (pibBus == NULL) {
		BUG();
		return;
	}
	vsbe_p = (Vsbe **)poreb_get_priv(pibBus);
	*vsbe_p = this;

	ociBus = poreb_create("OCI_Bus",
			      sizeof(Vsbe *),
			      vsbeOciReadCallBack,
			      vsbeOciWriteCallBack,
			      NULL,     // fetch
			      NULL);    // reset
	if (pibBus == NULL) {
		BUG();
		return;
	}
	vsbe_p = (Vsbe **)poreb_get_priv(ociBus);
	*vsbe_p = this;

	switch (i_id) {
	case PORE_GPE0:
		iv_engine = pore_gpe0_create(pibBus, ociBus);
		break;
	case PORE_GPE1:
		iv_engine = pore_gpe1_create(pibBus, ociBus);
		break;
	case PORE_SLW:
		iv_engine = pore_slw_create(pibBus, ociBus);
		break;
	case PORE_SBE:
		iv_engine = pore_sbe_create(pibBus); /* pib */
		break;
	default:
		break;
	}

	pore_setpriv(iv_engine, (void *)this);
	pore_registerHooks(iv_engine,
			   vsbeHookInstructionCallBack,
			   vsbeHookReadCallBack,
			   vsbeHookWriteCallBack,
			   vsbeHookFetchCallBack,
			   NULL);

	pore_registerCallbacks(iv_engine,
			       waitIntrCallBack,
			       errorIntrCallBack,
			       fatalErrorIntrCallBack);
}

Vsbe::~Vsbe()
{
	pore_model_destroy(iv_engine); /* done */
}
OpenPOWER on IntegriCloud