summaryrefslogtreecommitdiffstats
path: root/src/usr/hwpf/hwp/initfiles/mba_def.initfile
blob: 6df8eb25d046b87428dd3f78eeb87e18360cd4b7 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844

#-- $Id: mba_def.initfile,v 1.22 2012/12/04 16:03:26 mwuu Exp $
#-- CHANGE HISTORY:
#--------------------------------------------------------------------------------
#-- Version:|Author: | Date:  | Comment:
#-- --------|--------|--------|--------------------------------------------------
#--     1.22|menlowuu|12/04/12|changed CCS_Mode register to set RAS, CAS, WE to high on idles
#--     1.21|tschang |11/14/12|added throttle control for n/m
#--     1.20|tschang |11/13/12|updated file for new IBM_TYPE defnitions and added MCBIST ADDR and ADDR mapping fro SCHMOO
#--     1.16|tschang |09/27/12| added partial good support for the SCOM write using ATTR_FUNCTIONAL
#--     1.15|tschang |09/18/12|update periodic cal registers bit register definitions
#--     1.14|tschang |09/11/12|update periodic cal registers
#--     1.13|tschang |09/11/12|backout periodic cal registers settings change
#--     1.12|tschang |09/10/12|added periodic cal registers settings
#--     1.11|tschang |08/20/12|added mba mcbist setup values for simple write and read test
#--		1.10|menlowuu|08/01/12|add/fixed comments in refresh section, missed a line
#--		1.10|menlowuu|08/01/12|add/fixed comments in refresh section, missed a line
#--		1.9 |menlowuu|07/30/12|add/fixed comments in refresh section
#--     1.8 |tschang |07/28/12|set refresh interval value and refresh check interval values
#--     1.4 |tschang |06/28/12|clean up define syntax and ()'s
#--     1.3 |tschang |05/08/12|moved refresh settings from mss_draminit_mc to this init file
#--     1.2 |bellows |05/03/12|Updates for working version
#--     1.1 |bellows |04/04/12|Created File In Proper Directory
#--     0.03|bellows |04/04/12|Fixed up this comment
#--     0.02|bellows |03/27/12|Removed accesses to MBA23
#--     0.01|retter  |01/13/12|Initial version
#-- --------|--------|--------|--------------------------------------------------
#--------------------------------------------------------------------------------
# End of revision history
#--------------------------------------------------------------------------------

#--Master list of variables that can be used in this file is at:
#--<Attribute Definition Location>

SyntaxVersion = 1

#-- -----------------------------------------------------------------------------
#--******************************************************************************
#-- -----------------------------------------------------------------------------
#--
#-- Defines
#--
#-- -----------------------------------------------------------------------------
#--******************************************************************************
#-- -----------------------------------------------------------------------------

define def_equal_test     =  (SYS.ATTR_SCRATCH_UINT32_1 == SYS.ATTR_SCRATCH_UINT32_2);

# EFF_DIMM_RANKS_CONFIGED [a][b] - a=0, def_mba01                a = 1, def_mba23
#                                  - b=0, socket0 (mrank 0:3)  b = 1, socket1 (mrank 4:7))
# EFF_NUM_RANKS_PER_DIMM = total number of master and slave ranks per socket
#
# ATTR_EFF_DIMM_RANKS_CONFIGED[0][0] u8[2][2] 0x80
# ATTR_EFF_MBA_POS (0=01, 1=2/3)
#
# ATTR_EFF_IBM_TYPE [][] 2x2 array
# OLD
# UNDEFINED = 0, TYPE_1A = 1, TYPE_1B = 2, TYPE_1C = 3, TYPE_2A = 4, TYPE_2B = 5, TYPE_2C = 6, TYPE_3A = 7, TYPE_3B = 8, TYPE_3C = 9, TYPE_4A = 10, TYPE_4B = 11, TYPE_4C = 12,
# TYPE_5A = 13, TYPE_5B = 14, TYPE_5C = 15, TYPE_5D = 16, TYPE_6A = 17, TYPE_6B = 18, TYPE_6C = 19, TYPE_7A = 20, TYPE_7B = 21, TYPE_7C = 22, TYPE_8A = 23, TYPE_8B = 24, TYPE_8C = 25
# NEW
## UNDEFINED = 0, TYPE_1A = 1, TYPE_1B = 2, TYPE_1C = 3, TYPE_1D = 4, TYPE_2A = 5, TYPE_2B = 6, TYPE_2C = 7, TYPE_3A = 8, TYPE_3B = 9, TYPE_3C = 10, TYPE_4A = 11, TYPE_4B = 12, TYPE_4C = 13,
#  TYPE_5A = 14, TYPE_5B = 15, TYPE_5C = 16, TYPE_5D = 17, TYPE_6A = 18, TYPE_6B = 19, TYPE_6C = 20, TYPE_7A = 21, TYPE_7B = 22, TYPE_7C = 23, TYPE_8A = 24, TYPE_8B = 25, TYPE_8C = 26</enum>
#
# ATTR_EFF_NUM_DROPS_PER_PORT
# EMPTY = 0, SINGLE = 1, DUAL = 2
#
# ATTR_EFF_DIMM_TYPE
# CDIMM = 0, RDIMM = 1, UDIMM = 2, LRDIMM = 3
#
# ATTR_EFF_DRAM_DLL_PPD
# SLOWEXIT = 0, FASTEXIT = 1
#
# ATTR_EFF_DRAM_GEN
# EMPTY = 0, DDR3 = 1, DDR4 = 2
#
# CENTAUR.ATTR_MSS_FREQ = frequency
# not an mba attribute will need hierachy
#
# ATTR_CHIP_UNIT_POS
# 0 = MBA0 (mba01), 1 = MBA1 (mba23)
#
#    <id>ATTR_EFF_MEMCAL_INTERVAL</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Specifies the memcal interval in clocks.</description>
#    <valueType>uint32</valueType>
#    <enum>DISABLE = 0</enum>

#    <id>ATTR_EFF_ZQCAL_INTERVAL</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Specifies the zqcal interval in clocks.</description>
#    <valueType>uint32</valueType>
#    <enum>DISABLE = 0</enum>

#<attribute>
#    <id>ATTR_EFF_DIMM_RANKS_CONFIGED</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Bit wise representation of master ranks in each DIMM that are used for reads and writes. Used in various locations and is computed in mss_eff_cnfg. Can be overwritten by ODM vendors if done from the PNOR or odm_eff_cnfg.
#Dimensions are [port][dimm]  A/B=Mba_0 C/D=Mba_1 There are only two DIMM ranks: DIMM0 and DIMM1 where DIMM0 is the furthest from the centaur.
#creator: mss_eff_cnfg
#consumer: various
#firmware notes: none</description>
#    <valueType>uint8</valueType>
#    <writeable/>
#    <odmVisable/>
#    <odmChangeable/>
#    <array> 2 2</array>
#    <persistRuntime/>
#</attribute>
#
#<attribute>
#    <id>ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Specifies the number of master ranks per DIMM.</description>
#    <valueType>uint8</valueType>
#    <writeable/>
#    <odmVisable/>
#    <odmChangeable/>
#    <array> 2 2</array>
#</attribute>
#
#<attribute>
#    <id>ATTR_EFF_NUM_RANKS_PER_DIMM</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Number of ranks in each DIMM. Used in various locations and is computed in mss_eff_cnfg. Can be overwritten by ODM vendors if done from the PNOR or odm_eff_cnfg.
#values are 0,1,2, 4 up to 32
#creator: mss_eff_cnfg
#consumer: various
#firmware notes: none</description>
#    <valueType>uint8</valueType>
#    <writeable/>
#    <odmVisable/>
#    <odmChangeable/>
#    <array> 2 2</array>
#    <persistRuntime/>
#</attribute>
#
#<attribute>
#    <id>ATTR_EFF_DRAM_BANKS</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Number of DRAM banks.  Used in various locations and is computed in mss_eff_cnfg. Can be overwritten by ODM vendors if done from the PNOR or odm_eff_cnfg.  Each memory channel will have a value.
#creator: mss_eff_cnfg
#consumer: various
#firmware notes: none</description>
#    <valueType>uint8</valueType>
#    <writeable/>
#    <odmVisable/>
#    <odmChangeable/>
#</attribute>
#
#<attribute>
#    <id>ATTR_EFF_DRAM_ROWS</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Number of DRAM rows.  Used in various locations and is computed in mss_eff_cnfg. Can be overwritten by ODM vendors if done from the PNOR or odm_eff_cnfg.  Each memory channel will have a value.
#creator: mss_eff_cnfg
#consumer: various
#firmware notes: none</description>
#    <valueType>uint8</valueType>
#    <writeable/>
#    <odmVisable/>
#    <odmChangeable/>
#</attribute>
#
#<attribute>
#    <id>ATTR_EFF_DRAM_COLS</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Number of DRAM columns.  Used in various locations and is computed in mss_eff_cnfg. Can be overwritten by ODM vendors if done from the PNOR or odm_eff_cnfg.  Each memory channel will have a value.
#creator: mss_eff_cnfg
#consumer: various
#firmware notes: none</description>
#    <valueType>uint8</valueType>
#    <writeable/>
#    <odmVisable/>
#    <odmChangeable/>
#</attribute


###############################################################
# SHMOO ATTRIBUTE to be used by MCBIST to setup the ADDR ranges
###############################################################
#<attribute>
#    <id>ATTR_EFF_SCHMOO_MODE</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Specifies the schmoo mode to use during draminit_train_adv.</description>
#    <valueType>uint8</valueType>
#    <enum>FAST = 0, ONE_SLOW = 1, QUARTER_SLOW = 2, HALF_SLOW = 3, FULL_SLOW = 4, ONE_CHAR = 5, QUARTER_CHAR = 6, HALF_CHAR = 7, FULL_CHAR = 8</enum>
#    <writeable/>
#    <odmVisable/>
#    <odmChangeable/>
#</attribute>
#
#
#<attribute>
#    <id>ATTR_EFF_SCHMOO_ADDR_MODE</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Specifies the schmoo mode to use during draminit_train_adv.</description>
#    <valueType>uint8</valueType>
#    <enum>SINGLE (or) FEW_ADDR= 0, QUARTER_ADDR = 1, HALF_ADDR = 2, FULL_ADDR = 3</enum>
#    <writeable/>
#    <odmVisable/>
#    <odmChangeable/>
#</attribute>
#
#Since the address range is not matter between seq or random..we just need to cut into 1/2 or 1/4 etc... Thanks!
#
#
#2. <attribute>
#    <id>ATTR_EFF_SCHMOO_TEST_VALID</id>
#    <targetType>TARGET_TYPE_MBA_CHIPLET</targetType>
#    <description>Specifies the schmoo test to run during draminit_train_adv. Bit wise.</description>
#    <valueType>uint8</valueType>
#    <enum>
#    <writeable/>
#    <odmVisable/>
#    <odmChangeable/>
#</attribute>
#Below is what i have defined in the code
#enum shmoo_test
#{
#        NONE = 0x00,
#        MCBIST = 0x01,
#        WR_EYE = 0x02,
#        RD_EYE = 0x04,
#        WR_DQS = 0x08,
#        RD_DQS = 0x10,
#};


define def_no_spare     =   (SYS.ATTR_IS_SIMULATION==1) ;
define def_has_spare    =   (SYS.ATTR_IS_SIMULATION==0) ;

#define def_ATTR_EFF_IBM_TYPE = 1;
#define def_ATTR_EFF_NUM_DROPS_PER_PORT = 1;
#define  def_ATTR_EFF_DRAM_2N_MODE = 0;
#define def_ATTR_EFF_IBM_TYPE           = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
#define def_ATTR_EFF_NUM_DROPS_PER_PORT = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_ATTR_EFF_DRAM_2N_MODE       = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false

define CENTAUR = TGT1;

#define def_nomem        =  ((ATTR_EFF_DIMM_RANKS_CONFIGED[0][0] == 0b00000000) && (ATTR_EFF_DIMM_RANKS_CONFIGED[0][1] == 0b00000000));

# MBA0 (mba01)
define def_1a_1socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 1 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 1 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1));                              # DDR3/4 are same
define def_1a_2socket        = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 1 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 1 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2)));#  || (def_1b_cdimm));             # DDR3/4 are same
#define def_1a_cdimm         = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 1 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 1 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 0)); # same as  1a_1socket RDIMM

define def_1b_1socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 2 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 2 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1));
define def_1b_2socket        = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 2 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 2 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2)) || (def_1c_cdimm));
#define def_1b_cdimm          = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 2 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 2 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 0));  # same as type1A 2 socket RDIMM cfg for DDR3/4

## 1C 1 and 2 sockets not supported
#define def_1c_1socket   = 0;
#define def_1c_2socket   = 0;
define def_1c_1socket        = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_1c_2socket        = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_1c_cdimm          = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 3 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 3 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 0));  # same as type1B 2 socket RDIMM cfg for DDR3/4

## Current they is no 1D IBM type in the attribute
#define def_1d_1socket       = 0;
#define def_1d_2socket       = 0;
#define def_1d_1socket        = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
#define def_1d_2socket        = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_1d_1socket       = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 4 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 1 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1));
define def_1d_2socket       = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 4 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 1 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2));

## note the CDIMMs 2A-2C CDIMMs are wired just like the single slot ISDIMMs
define def_2a_1socket        = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 5 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 4 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1)) || (def_2a_cdimm));
define def_2a_2socket        = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 5 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 4 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2)) || (def_2c_cdimm) || (def_3a_cdimm));
define def_2a_cdimm          = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 5 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 4 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 0)); # same as type2A 1 socket cfg
define def_2a_1socket_ddr4   = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 5 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 4 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1)) || (def_2a_ddr4_cdimm));
define def_2a_2socket_ddr4   = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 5 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 4 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2)) || (def_3a_ddr4_cdimm));
define def_2a_ddr4_cdimm     = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 5 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 4 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 0)); # same as type2A 1 socket DDR4 cfg

define def_2b_1socket        = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 6 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 5 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1)) || (def_2b_cdimm));
define def_2b_2socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 6 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 5 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2));
define def_2b_cdimm          = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 6 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 5 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 0));      # same as type2B 1 socket cfg
define def_2b_1socket_ddr4   = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 6 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 5 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1)) || (def_2b_ddr4_cdimm));
define def_2b_2socket_ddr4   = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 6 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 5 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2)) || (def_3b_ddr4_cdimm));
define def_2b_ddr4_cdimm     = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 6 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 5 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 0));  # same as type2B 1 socket DDR4 cfg

# centuar spec only has DDR4 for 2C cfg
define def_2c_1socket        = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 7 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 7 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1)) || (def_2a_cdimm));
define def_2c_2socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 7 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 7 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2));
define def_2c_cdimm          = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 7 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 7 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 0));       # same as type2C 1 socket cfg
define def_2c_1socket_ddr4   = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 7 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 7 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1)) || (def_2a_ddr4_cdimm));
define def_2c_2socket_ddr4   = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 7 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 7 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2)) || (def_3c_ddr4_cdimm));
define def_2c_ddr4_cdimm     = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 7 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 7 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 0));  # same as type2C 1 socket DDR4 cfg

define def_3a_1socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 8 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 8 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1));
define def_3a_2socket        = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 8 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 8 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2)) || (def_4a_cdimm));
#define def_3a_cdimm         = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 8 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 8 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 0));     # same as type2A 2 socket cfg
define def_3a_cdimm          = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 8 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 8 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 0) && (ATTR_EFF_DRAM_GEN == 1));  # same as type2A 2 socket DDR4 cfg
define def_3a_1socket_ddr4   = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 8 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 8 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1));
define def_3a_2socket_ddr4   = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 8 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 8 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2)) || (def_4a_ddr4_cdimm));
define def_3a_ddr4_cdimm     = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 8 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 8 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 0) && (ATTR_EFF_DRAM_GEN == 2));  # same as type2A 2 socket DDR4 cfg

define def_3b_1socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 9 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 9 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1));
define def_3b_2socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 9 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 9 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2));
define def_3b_ddr4_cdimm     = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 9 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 9 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 0));     # same as type2B 2 socket DDR4 cfg
define def_3b_cdimm          = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 9 )) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 9 ))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 0));     # same as type2B 2 socket DDR4 cfg   ??

define def_3c_1socket_ddr4   = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 10)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 10))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1));
define def_3c_2socket_ddr4   = (((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 10)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 10))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2)) || (def_4c_ddr4_cdimm));
define def_3c_cdimm          = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 10)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 10))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 0));  # same as type2C 2 socket DDR4 cfg
define def_3c_ddr4_cdimm     = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 10)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 10))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 0));  # same as type2C 2 socket DDR4 cfg

define def_4a_cdimm          = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 11)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 11))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 0));       # same as type3A 2 socket cfg
define def_4a_ddr4_cdimm     = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 11)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 11))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 0));       # same as type3A 2 socket DDR4 cfg

define def_4b_ddr4_cdimm     = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 12)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 12))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 0));       # same as type3B 2 socket DDR4 cfg

define def_4c_ddr4_cdimm     = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 13)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 13))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 0));       # same as type3C 2 socket DDR4 cfg

define def_5b_1socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 15)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 15))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 3));
define def_5b_2socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 15)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 15))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 3));

define def_5c_1socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 16)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 16))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 3));
define def_5c_2socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 16)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 16))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 3));

define def_5d_1socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 17)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 17))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 3));
define def_5d_2socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 17)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 17))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 3));

define def_7a_1socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 21)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 21))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 3));
define def_7a_2socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 21)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 21))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 3));
define def_7a_1socket_ddr4   = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 21)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 21))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 3));
define def_7a_2socket_ddr4   = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 21)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 21))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 3));

define def_7b_1socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 22)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 22))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 3));
define def_7b_2socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 22)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 22))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 3));
define def_7b_1socket_ddr4   = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 22)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 22))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 3));
define def_7b_2socket_ddr4   = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 22)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 22))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 3));

define def_7c_1socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 23)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 23))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 3));
define def_7c_2socket        = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 23)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 23))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 3));
define def_7c_1socket_ddr4   = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 23)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 23))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 1) && (ATTR_EFF_DIMM_TYPE == 3));
define def_7c_2socket_ddr4   = ((((ATTR_CHIP_UNIT_POS == 1 ) && (ATTR_EFF_IBM_TYPE[1][0] == 23)) || ((ATTR_CHIP_UNIT_POS == 0 ) && (ATTR_EFF_IBM_TYPE[0][0] == 23))) && (ATTR_EFF_NUM_DROPS_PER_PORT == 2) && (ATTR_EFF_DIMM_TYPE == 3));


define def_mtype_1a = ((def_1a_1socket     )||(def_1a_2socket     )); #||(def_1b_cdimm));
define def_mtype_1b = ((def_1b_1socket     )||(def_1b_2socket     )||(def_1c_cdimm));
define def_mtype_1c = ((def_1c_1socket     )||(def_1c_2socket));
define def_mtype_2a = ((def_2a_1socket     )||(def_2a_2socket     )||(def_2a_1socket_ddr4)||(def_2a_2socket_ddr4)||(def_3a_cdimm       )||(def_3a_ddr4_cdimm));
define def_mtype_2b = ((def_2b_1socket     )||(def_2b_2socket     )||(def_2b_1socket_ddr4)||(def_2b_2socket_ddr4)||(def_3b_cdimm       )||(def_3b_ddr4_cdimm));
define def_mtype_2c = ((def_2c_1socket     )||(def_2c_2socket     )||(def_2c_1socket_ddr4)||(def_2c_2socket_ddr4)||(def_3c_cdimm       )||(def_3c_ddr4_cdimm));
define def_mtype_3a = ((def_3a_1socket     )||(def_3a_2socket     )||(def_3a_1socket_ddr4)||(def_3a_2socket_ddr4)||(def_4a_cdimm       )||(def_4a_ddr4_cdimm));
define def_mtype_3b = ((def_3b_1socket     )||(def_3b_2socket     )||(def_4b_ddr4_cdimm));
define def_mtype_3c = ((def_3c_1socket_ddr4)||(def_3c_2socket_ddr4)||(def_4c_ddr4_cdimm));
#define def_mtype_4a = 0; # not supported
#define def_mtype_4b = 0; # not supported
#define def_mtype_4c = 0; # not supported
#define def_mtype_5a = 0; # not supported
define def_mtype_4a = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_mtype_4b = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_mtype_4c = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_mtype_5a = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_mtype_5b = ((def_5b_1socket     )||(def_5b_2socket));
define def_mtype_5c = ((def_5c_1socket     )||(def_5c_2socket));
define def_mtype_5d = ((def_5d_1socket     )||(def_5d_2socket));
#define def_mtype_6a = 0; # not supported
#define def_mtype_6b = 0; # not supported
#define def_mtype_6c = 0; # not supported
define def_mtype_6a = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_mtype_6b = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_mtype_6c = (SYS.ATTR_IS_SIMULATION==0) ;   # will evaluate to false
define def_mtype_7a = ((def_7a_1socket     )||(def_7a_2socket     )||(def_7a_1socket_ddr4)||(def_7a_2socket_ddr4));
define def_mtype_7b = ((def_7b_1socket     )||(def_7b_2socket     )||(def_7b_1socket_ddr4)||(def_7b_2socket_ddr4));
define def_mtype_7c = ((def_7c_1socket     )||(def_7c_2socket     )||(def_7c_1socket_ddr4)||(def_7c_2socket_ddr4));


define def_prim_map_a = ((def_mtype_1a   )||(def_mtype_1b    )||(def_mtype_1c    )||(def_mtype_2a    )||(def_mtype_2b    )||(def_mtype_2c    )||(def_mtype_3a    )||(def_mtype_3b    )||(def_mtype_3c    )||(def_mtype_4a    )||(def_mtype_4b    )||(def_mtype_4c    )||(def_mtype_5a    )||(def_mtype_5b    )||(def_mtype_5c    )||(def_mtype_6a    )||(def_mtype_6b    )||(def_mtype_6c    )||(def_mtype_7a    )||(def_mtype_7b    )||(def_mtype_7c));
#define def_prim_map_b  not used
define def_prim_map_c = (def_mtype_5d);

#define def_type1        =  ((def_1a_1socket )||( def_1a_2socket )||( def_1b_1socket )||( def_1b_2socket )||( def_1c_1socket )||( def_1c_2socket));
#define def_type2        =  ((def_2a_1socket )||( def_2a_2socket )||( def_2b_1socket )||( def_2b_2socket )||( def_2c_1socket )||( def_2c_2socket));
#define def_type3        =  ((def_3a_1socket )||( def_3a_2socket )||( def_3b_1socket )||( def_3b_2socket )||( def_3c_1socket )||( def_3c_2socket));
#define def_type4        =  ((def_4a_1socket )||( def_4a_2socket )||( def_4b_1socket )||( def_4b_2socket )||( def_4c_1socket )||( def_4c_2socket));

#define def_subtypea     =  ((def_1a_1socket )||( def_1a_2socket )||( def_2a_1socket )||( def_2a_2socket )||( def_3a_1socket )||( def_3a_2socket )||( def_4a_1socket )||( def_4a_2socket));
#define def_subtypeb     =  ((def_1b_1socket )||( def_1b_2socket )||( def_2b_1socket )||( def_2b_2socket )||( def_3b_1socket )||( def_3b_2socket )||( def_4b_1socket )||( def_4b_2socket));
#define def_subtypec     =  ((def_1c_1socket )||( def_1c_2socket )||( def_2c_1socket )||( def_2c_2socket )||( def_3c_1socket )||( def_3c_2socket )||( def_4c_1socket )||( def_4c_2socket));

#define def_1socket      =  ((def_1a_1socket )||( def_1b_1socket )||( def_1c_1socket )||( def_2a_1socket )||( def_2b_1socket )||( def_2c_1socket )||( def_3a_1socket )||( def_3b_1socket )||( def_3c_1socket )||( def_4a_1socket )||( def_4b_1socket )||( def_4c_1socket));
#define def_2socket      =  ((def_1a_2socket )||( def_1b_2socket )||( def_1c_2socket )||( def_2a_2socket )||( def_2b_2socket )||( def_2c_2socket )||( def_3a_2socket )||( def_3b_2socket )||( def_3c_2socket )||( def_4a_2socket )||( def_4b_2socket )||( def_4c_2socket));


#define def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C = ((def_1a_1socket     )||(def_1a_2socket     )||(def_1b_cdimm       )||(def_1b_1socket     )||(def_1b_2socket     )||(def_1c_cdimm       )||(def_1c_1socket     )||(def_1c_2socket     )||(def_5b_1socket     )||(def_5b_2socket     )||(def_5c_1socket     )||(def_5c_2socket));
# removed  def_1b_cdimm
define def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C = ((def_1a_1socket     )||(def_1a_2socket     )||(def_1b_1socket     )||(def_1b_2socket     )||(def_1c_cdimm       )||(def_1c_1socket     )||(def_1c_2socket     )||(def_5b_1socket     )||(def_5b_2socket     )||(def_5c_1socket     )||(def_5c_2socket));
define def_IS7a_C4a_C3a                       = ((def_3a_1socket     )||(def_3a_2socket     )||(def_4a_cdimm       )||(def_7a_1socket     )||(def_7a_2socket));
define def_IS3b_IS7b                          = ((def_3b_1socket     )||(def_3b_2socket     )||(def_4b_ddr4_cdimm  )||(def_7b_1socket     )||(def_7b_2socket));
define def_IS7C                               = ((def_7c_1socket     )||(def_7c_2socket));
define def_C3b                                = ((def_2a_1socket     )||(def_2a_2socket     )||(def_3a_cdimm       )||(def_2b_1socket     )||(def_2b_2socket     )||(def_3b_cdimm));
define def_C3c                                = ((def_2c_1socket     )||(def_2c_2socket     )||(def_3c_cdimm));
define def_C3c_C4C_ddr4                       = ((def_2b_1socket_ddr4)||(def_2b_2socket_ddr4)||(def_3b_ddr4_cdimm  )||(def_2c_1socket_ddr4)||(def_2c_2socket_ddr4)||(def_3c_ddr4_cdimm  )||(def_3c_1socket_ddr4)||(def_3c_2socket_ddr4)||(def_4c_ddr4_cdimm  )||(def_7b_1socket_ddr4)||(def_7b_2socket_ddr4)||(def_7c_1socket_ddr4)||(def_7c_2socket_ddr4));
define def_C4A_ddr4                           = ((def_2a_1socket_ddr4)||(def_2a_2socket_ddr4)||(def_3a_ddr4_cdimm  )||(def_7a_1socket_ddr4)||(def_7a_2socket_ddr4)||(def_3a_1socket_ddr4)||(def_3a_2socket_ddr4)||(def_4a_ddr4_cdimm));
define def_IS5D                               = ((def_5d_1socket     )||(def_5d_2socket));



#gdial std_size           (            MBA_SRQ.mba_tmr1q_cfg_tfaw, MBA_SRQ.pc.MBAREF0Q_cfg_trfc,  MBA_SRQ.pc.MBAREF0Q_cfg_refr_tsv_stack, MBA_SRQ.pc.MBARPC0Q_cfg_pup_pdn, MBA_SRQ.pc.MBARPC0Q_cfg_pdn_pup, MBA_SRQ.pc.MBARPC0Q_cfg_pup_avail, MBA_SRQ.mba_tmr0q_RRSMSR_dly  , MBA_SRQ.mba_tmr0q_RRSMDR_dly, MBA_SRQ.mba_tmr0q_WWSMSR_dly, MBA_SRQ.mba_tmr0q_WWSMDR_dly  , MBA_SRQ.MBA_TMR0Q_Trrd,   MBA_SRQ.srqdbg.cfg_std_size_id)=
define  def_1066_2gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1066_4gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1066_8gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));

define  def_1066_2gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1066_4gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1066_8gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));

define  def_1333_2gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1333_4gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1333_8gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1600_2gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1600_4gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1600_8gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1866_2gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1866_4gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1866_8gb                   = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1333_2gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1333_4gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1333_8gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1600_2gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1600_4gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1600_8gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1866_2gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1866_4gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1866_8gb_fast_exit_pd      = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 1));
define  def_1600_2gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1600_4gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1600_8gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1866_2gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1866_4gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1866_8gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2133_2gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2133_4gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2133_8gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2400_2gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2400_4gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2400_8gb_ddr4              = ((CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 0 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1600_2gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1600_4gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1600_8gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1866_2gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1866_4gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_1866_8gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2133_2gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2133_4gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2133_8gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2400_2gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_DENSITY == 2 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2400_4gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_DENSITY == 4 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));
define  def_2400_8gb_fast_exit_pd_ddr4 = ((CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_DENSITY == 8 ) && ( ATTR_EFF_DRAM_DLL_PPD == 1 ) && ( ATTR_EFF_DRAM_GEN == 2));

#gdial std_timming               ( mba_tmr0q_RRDM_dly, mba_tmr0q_RWSMSR_dly, mba_tmr0q_RWSMDR_dly, mba_tmr0q_RWDM_dly, mba_tmr0q_WRSMSR_dly, mba_tmr0q_WRSMDR_dly,   mba_tmr0q_WRDM_dly,    mba_tmr0q_WWDM_dly,  mba_tmr0q_RROP_dly,  mba_tmr0q_WWOP_dly, mba_tmr1q_RRSBG_dly,  MBA_TMR1Q_WRSBG_dly,  mba_tmr1q_cfg_trap,  mba_tmr1q_cfg_twap,  mba_dsm0q_cfg_rdtag_dly,  mba_dsm0q_cfg_wrdata_dly,  mba_dsm0q_cfg_wrdone_dly,  mba_dsm0q_CFG_RODT_start_dly,  mba_dsm0q_CFG_RODT_end_dly, mba_dsm0q_CFG_RODT_BC4_END_DLY,   mba_dsm0q_CFG_WODT_start_dly,  mba_dsm0q_CFG_WODT_end_dly, mba_dsm0q_CFG_WODT_BC4_END_DLY,  srqdbg.cfg_std_timing_id)=






define  def_ddr3_1066_6_6_6       = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 6  ) && ( ATTR_EFF_DRAM_TRCD == 6  ) && ( ATTR_EFF_DRAM_TRP == 6  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1066_6_6_6R      = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 6  ) && ( ATTR_EFF_DRAM_TRCD == 6  ) && ( ATTR_EFF_DRAM_TRP == 6  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr3_1066_6_6_6_2N    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 6  ) && ( ATTR_EFF_DRAM_TRCD == 6  ) && ( ATTR_EFF_DRAM_TRP == 6  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1066_6_6_6_L2    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 6  ) && ( ATTR_EFF_DRAM_TRCD == 6  ) && ( ATTR_EFF_DRAM_TRP == 6  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1066_6_6_6_LR    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 6  ) && ( ATTR_EFF_DRAM_TRCD == 6  ) && ( ATTR_EFF_DRAM_TRP == 6  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1066_6_6_6_group = ((def_ddr3_1066_6_6_6      )||( def_ddr3_1066_6_6_6_2N    )||( def_ddr3_1066_6_6_6R      )||( def_ddr3_1066_6_6_6_LR    )||( def_ddr3_1066_6_6_6_L2));
define  def_ddr3_1066_7_7_7       = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 7  ) && ( ATTR_EFF_DRAM_TRCD == 7  ) && ( ATTR_EFF_DRAM_TRP == 7  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1066_7_7_7R      = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 7  ) && ( ATTR_EFF_DRAM_TRCD == 7  ) && ( ATTR_EFF_DRAM_TRP == 7  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr3_1066_7_7_7_2N    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 7  ) && ( ATTR_EFF_DRAM_TRCD == 7  ) && ( ATTR_EFF_DRAM_TRP == 7  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1066_7_7_7_L2    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 7  ) && ( ATTR_EFF_DRAM_TRCD == 7  ) && ( ATTR_EFF_DRAM_TRP == 7  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1066_7_7_7_LR    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 7  ) && ( ATTR_EFF_DRAM_TRCD == 7  ) && ( ATTR_EFF_DRAM_TRP == 7  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1066_7_7_7_group = ((def_ddr3_1066_7_7_7      )||( def_ddr3_1066_7_7_7_2N    )||( def_ddr3_1066_7_7_7R      )||( def_ddr3_1066_7_7_7_LR    )||( def_ddr3_1066_7_7_7_L2));
define  def_ddr3_1066_8_8_8       = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 8  ) && ( ATTR_EFF_DRAM_TRCD == 8  ) && ( ATTR_EFF_DRAM_TRP == 8  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1066_8_8_8R      = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 8  ) && ( ATTR_EFF_DRAM_TRCD == 8  ) && ( ATTR_EFF_DRAM_TRP == 8  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr3_1066_8_8_8_2N    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 8  ) && ( ATTR_EFF_DRAM_TRCD == 8  ) && ( ATTR_EFF_DRAM_TRP == 8  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1066_8_8_8_L2    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 8  ) && ( ATTR_EFF_DRAM_TRCD == 8  ) && ( ATTR_EFF_DRAM_TRP == 8  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1066_8_8_8_LR    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1066 ) && ( ATTR_EFF_DRAM_CL == 8  ) && ( ATTR_EFF_DRAM_TRCD == 8  ) && ( ATTR_EFF_DRAM_TRP == 8  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1066_8_8_8_group = ((def_ddr3_1066_8_8_8      )||( def_ddr3_1066_8_8_8_2N    )||( def_ddr3_1066_8_8_8R      )||( def_ddr3_1066_8_8_8_LR    )||( def_ddr3_1066_8_8_8_L2));
define  def_ddr3_1333_8_8_8       = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_CL == 8  ) && ( ATTR_EFF_DRAM_TRCD == 8  ) && ( ATTR_EFF_DRAM_TRP == 8  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1333_8_8_8R      = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_CL == 8  ) && ( ATTR_EFF_DRAM_TRCD == 8  ) && ( ATTR_EFF_DRAM_TRP == 8  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr3_1333_8_8_8_2N    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_CL == 8  ) && ( ATTR_EFF_DRAM_TRCD == 8  ) && ( ATTR_EFF_DRAM_TRP == 8  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1333_8_8_8_L2    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_CL == 8  ) && ( ATTR_EFF_DRAM_TRCD == 8  ) && ( ATTR_EFF_DRAM_TRP == 8  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1333_8_8_8_LR    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_CL == 8  ) && ( ATTR_EFF_DRAM_TRCD == 8  ) && ( ATTR_EFF_DRAM_TRP == 8  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1333_9_9_9       = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1333_9_9_9R      = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr3_1333_9_9_9_2N    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1333_9_9_9_L2    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1333_9_9_9_LR    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1333 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1600_10_10_10    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1600_10_10_10R   = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr3_1600_10_10_10_2N = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1600_10_10_10_L2 = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1600_10_10_10_LR = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1600_11_11_11    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1600_11_11_11R   = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr3_1600_11_11_11_2N = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1600_11_11_11_L2 = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1600_11_11_11_LR = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1600_9_9_9       = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1600_9_9_9R      = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr3_1600_9_9_9_2N    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1600_9_9_9_L2    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1600_9_9_9_LR    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1866_11_11_11    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1866_11_11_11R   = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr3_1866_11_11_11_2N = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1866_11_11_11_L2 = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1866_11_11_11_LR = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1866_12_12_12    = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1866_12_12_12R   = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr3_1866_12_12_12_2N = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr3_1866_12_12_12_L2 = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr3_1866_12_12_12_LR = ((ATTR_EFF_DRAM_GEN == 1 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));

# DDR4 1600
define  def_ddr4_1600_9_9_9       = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1600_9_9_9R      = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr4_1600_9_9_9_2N    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1600_9_9_9_L2    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr4_1600_9_9_9_LR    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr4_1600_10_10_10    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1600_10_10_10R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr4_1600_10_10_10_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1600_10_10_10_L2 = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr4_1600_10_10_10_LR = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr4_1600_11_11_11    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1600_11_11_11R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr4_1600_11_11_11_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1600_11_11_11_L2 = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr4_1600_11_11_11_LR = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));

define  def_ddr4_1600_12_12_12    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1600_12_12_12R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr4_1600_12_12_12_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1600_12_12_12_L2 = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr4_1600_12_12_12_LR = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));

# DDR4 1866
define  def_ddr4_1866_11_11_11    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1866_11_11_11R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr4_1866_11_11_11_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1866_11_11_11_L2 = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr4_1866_11_11_11_LR = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr4_1866_12_12_12    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1866_12_12_12R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr4_1866_12_12_12_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1866_12_12_12_L2 = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr4_1866_12_12_12_LR = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));

define  def_ddr4_1866_13_13_13    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1866_13_13_13R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
define  def_ddr4_1866_13_13_13_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
define  def_ddr4_1866_13_13_13_L2 = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
define  def_ddr4_1866_13_13_13_LR = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));

# DDR4 2133 12 -13  - not supported
#define  def_ddr4_2133_12_12_12    = 0;
#define  def_ddr4_2133_12_12_12R   = 0;
#define  def_ddr4_2133_12_12_12_2N = 0;
#define  def_ddr4_2133_12_12_12_L2 = 0;
#define  def_ddr4_2133_12_12_12_LR = 0;
#define  def_ddr4_2133_13_13_13    = 0;
#define  def_ddr4_2133_13_13_13R   = 0;
#define  def_ddr4_2133_13_13_13_2N = 0;
#define  def_ddr4_2133_13_13_13_L2 = 0;
#define  def_ddr4_2133_13_13_13_LR = 0;
define  def_ddr4_2133_12_12_12    = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2133_12_12_12R   = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2133_12_12_12_2N = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2133_12_12_12_L2 = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2133_12_12_12_LR = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2133_13_13_13    = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2133_13_13_13R   = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2133_13_13_13_2N = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2133_13_13_13_L2 = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2133_13_13_13_LR = (SYS.ATTR_IS_SIMULATION==0);

#define  def_ddr4_2133_12_12_12    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2133_12_12_12R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
#define  def_ddr4_2133_12_12_12_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2133_12_12_12_L2 = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
#define  def_ddr4_2133_12_12_12_LR = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
#define  def_ddr4_2133_13_13_13    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2133_13_13_13R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
#define  def_ddr4_2133_13_13_13_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2133_13_13_13_L2 = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
#define  def_ddr4_2133_13_13_13_LR = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));

# DDR4 2400 13-14 not supported
#define  def_ddr4_2400_13_13_13    = 0;
#define  def_ddr4_2400_13_13_13R   = 0;
#define  def_ddr4_2400_13_13_13_2N = 0;
#define  def_ddr4_2400_13_13_13_L2 = 0;
#define  def_ddr4_2400_13_13_13_LR = 0;
#define  def_ddr4_2400_14_14_14    = 0;
#define  def_ddr4_2400_14_14_14R   = 0;
#define  def_ddr4_2400_14_14_14_2N = 0;
#define  def_ddr4_2400_14_14_14_L2 = 0;
#define  def_ddr4_2400_14_14_14_LR = 0;
define  def_ddr4_2400_13_13_13    = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2400_13_13_13R   = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2400_13_13_13_2N = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2400_13_13_13_L2 = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2400_13_13_13_LR = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2400_14_14_14    = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2400_14_14_14R   = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2400_14_14_14_2N = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2400_14_14_14_L2 = (SYS.ATTR_IS_SIMULATION==0);
define  def_ddr4_2400_14_14_14_LR = (SYS.ATTR_IS_SIMULATION==0);

#define  def_ddr4_2400_13_13_13    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2400_13_13_13R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
#define  def_ddr4_2400_13_13_13_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2400_13_13_13_L2 = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
#define  def_ddr4_2400_13_13_13_LR = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));
#define  def_ddr4_2400_14_14_14    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 14 ) && ( ATTR_EFF_DRAM_TRCD == 14 ) && ( ATTR_EFF_DRAM_TRP == 14 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2400_14_14_14R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 14 ) && ( ATTR_EFF_DRAM_TRCD == 14 ) && ( ATTR_EFF_DRAM_TRP == 14 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
#define  def_ddr4_2400_14_14_14_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 14 ) && ( ATTR_EFF_DRAM_TRCD == 14 ) && ( ATTR_EFF_DRAM_TRP == 14 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2400_14_14_14_L2 = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 14 ) && ( ATTR_EFF_DRAM_TRCD == 14 ) && ( ATTR_EFF_DRAM_TRP == 14 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 3));
#define  def_ddr4_2400_14_14_14_LR = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 14 ) && ( ATTR_EFF_DRAM_TRCD == 14 ) && ( ATTR_EFF_DRAM_TRP == 14 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 3));

#define  def_ddr4_1600_10_10_10    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr3_1600_10_10_10R   = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 1 ));
#define  def_ddr4_1600_10_10_10_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 10 ) && ( ATTR_EFF_DRAM_TRCD == 10 ) && ( ATTR_EFF_DRAM_TRP == 10 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_1600_11_11_11    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_1600_11_11_11_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_1600_9_9_9       = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_1600_9_9_9_2N    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1600 ) && ( ATTR_EFF_DRAM_CL == 9  ) && ( ATTR_EFF_DRAM_TRCD == 9  ) && ( ATTR_EFF_DRAM_TRP == 9  ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_1866_11_11_11    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_1866_11_11_11_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 11 ) && ( ATTR_EFF_DRAM_TRCD == 11 ) && ( ATTR_EFF_DRAM_TRP == 11 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_1866_12_12_12    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_1866_12_12_12_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 1866 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2133_12_12_12    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2133_12_12_12_2N = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 12 ) && ( ATTR_EFF_DRAM_TRCD == 12 ) && ( ATTR_EFF_DRAM_TRP == 12 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 1 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2133_13_13_13    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2133 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2400_13_13_13    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 13 ) && ( ATTR_EFF_DRAM_TRCD == 13 ) && ( ATTR_EFF_DRAM_TRP == 13 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));
#define  def_ddr4_2400_14_14_14    = ((ATTR_EFF_DRAM_GEN == 2 ) && ( CENTAUR.ATTR_MSS_FREQ == 2400 ) && ( ATTR_EFF_DRAM_CL == 14 ) && ( ATTR_EFF_DRAM_TRCD == 14 ) && ( ATTR_EFF_DRAM_TRP == 14 ) && ( def_ATTR_EFF_DRAM_2N_MODE == 0 ) && (ATTR_EFF_DIMM_TYPE == 0 || ATTR_EFF_DIMM_TYPE == 2));

# new 7,8,9

define  def_mba_tmr0q_RW_dlys7  = ((def_ddr3_1066_6_6_6      )||( def_ddr3_1066_6_6_6_2N    )||( def_ddr3_1066_6_6_6R      )||( def_ddr4_1600_9_9_9       )||(def_ddr4_1600_9_9_9_2N    )||(def_ddr4_1600_9_9_9R));
define  def_mba_tmr0q_RW_dlys8  = ((def_ddr3_1066_7_7_7      )||( def_ddr3_1066_7_7_7_2N    )||( def_ddr3_1066_7_7_7R      )||( def_ddr3_1333_8_8_8       )||(def_ddr3_1600_9_9_9       )||(def_ddr3_1333_8_8_8_2N    )||(def_ddr3_1600_9_9_9_2N    )||(def_ddr3_1333_8_8_8R      )||(def_ddr3_1600_9_9_9R      )||(def_ddr4_1600_10_10_10    )||(def_ddr4_1600_10_10_10_2N )||(def_ddr4_1600_10_10_10R));
define  def_mba_tmr0q_RW_dlys9  = ((def_ddr3_1066_8_8_8      )||( def_ddr3_1066_8_8_8_2N    )||( def_ddr3_1066_8_8_8R      )||( def_ddr3_1333_9_9_9       )||(def_ddr3_1600_10_10_10    )||(def_ddr3_1333_9_9_9_2N    )||(def_ddr3_1600_10_10_10_2N )||(def_ddr3_1333_9_9_9R      )||(def_ddr3_1600_10_10_10R   )||(def_ddr4_1600_11_11_11    )||(def_ddr4_1866_11_11_11    )||(def_ddr4_2133_12_12_12    )||(def_ddr4_1600_11_11_11_2N )||(def_ddr4_1866_11_11_11_2N )||(def_ddr4_2133_12_12_12_2N )||(def_ddr4_1600_11_11_11R   )||(def_ddr4_1866_11_11_11R   )||(def_ddr4_2133_12_12_12R   ));
define  def_mba_tmr0q_RW_dlys10 = ((def_ddr4_1600_12_12_12)||(def_ddr4_1600_12_12_12_2N)||(def_ddr4_1600_12_12_12R)||(def_ddr4_2133_13_13_13R)||(def_ddr4_2133_13_13_13_2N )||(def_ddr4_2133_13_13_13    )||(def_ddr3_1600_11_11_11    )||(def_ddr3_1866_11_11_11    )||(def_ddr3_1600_11_11_11_2N )||(def_ddr3_1866_11_11_11_2N )||(def_ddr3_1600_11_11_11R   )||(def_ddr3_1866_11_11_11R   )||(def_ddr4_1866_12_12_12    )||(def_ddr4_2400_13_13_13    )||(def_ddr4_1866_12_12_12_2N )||(def_ddr4_2400_13_13_13_2N )||(def_ddr4_1866_12_12_12R   )||(def_ddr4_2400_13_13_13R));
define  def_mba_tmr0q_RW_dlys11 = ((def_ddr4_1866_13_13_13)||(def_ddr4_1866_13_13_13_2N)||(def_ddr4_1866_13_13_13R)||(def_ddr3_1066_6_6_6_L2)||( def_ddr3_1066_6_6_6_LR    )||(def_ddr3_1866_12_12_12    )||(def_ddr3_1866_12_12_12_2N )||(def_ddr3_1866_12_12_12R   )||(def_ddr4_2400_14_14_14    )||(def_ddr4_2400_14_14_14_2N )||(def_ddr4_2400_14_14_14R   )||(def_ddr4_1600_9_9_9_LR    )||(def_ddr4_1600_9_9_9_L2));
define  def_mba_tmr0q_RW_dlys12 = (( def_ddr3_1066_7_7_7_L2)||( def_ddr3_1066_7_7_7_LR    )||(def_ddr3_1333_8_8_8_LR    )||(def_ddr3_1600_9_9_9_LR    )||(def_ddr3_1333_8_8_8_L2    )||(def_ddr3_1600_9_9_9_L2    )||(def_ddr4_1600_10_10_10_LR )||(def_ddr4_1600_10_10_10_L2));
define  def_mba_tmr0q_RW_dlys13 = (( def_ddr3_1066_8_8_8_L2)||( def_ddr3_1066_8_8_8_LR    )||(def_ddr3_1333_9_9_9_LR    )||(def_ddr3_1600_10_10_10_LR )||(def_ddr3_1866_11_11_11_LR )||(def_ddr3_1333_9_9_9_L2    )||(def_ddr3_1600_10_10_10_L2 )||(def_ddr3_1866_11_11_11_L2 )||(def_ddr4_1600_11_11_11_LR )||(def_ddr4_1866_11_11_11_LR )||(def_ddr4_2133_12_12_12_LR )||(def_ddr4_1600_11_11_11_L2 )||(def_ddr4_1866_11_11_11_L2 )||(def_ddr4_2133_12_12_12_L2 ));
define  def_mba_tmr0q_RW_dlys14 = ((def_ddr4_1600_12_12_12_LR)||(def_ddr4_1600_12_12_12_L2)||(def_ddr4_2133_13_13_13_L2)||(def_ddr4_2133_13_13_13_LR )||(def_ddr3_1600_11_11_11_LR )||(def_ddr3_1866_12_12_12_LR )||(def_ddr3_1600_11_11_11_L2 )||(def_ddr3_1866_12_12_12_L2 )||(def_ddr4_1866_12_12_12_LR )||(def_ddr4_2400_13_13_13_LR )||(def_ddr4_1866_12_12_12_L2 )||(def_ddr4_2400_13_13_13_L2));
define  def_mba_tmr0q_RW_dlys15 = ((def_ddr4_1866_13_13_13_LR)||(def_ddr4_1866_13_13_13_L2)||(def_ddr4_2400_14_14_14_LR )||(def_ddr4_2400_14_14_14_L2));

#new  19,20,21

define  def_mba_tmr0q_WRSM_dlys19 = (def_ddr3_1066_6_6_6_group);
define  def_mba_tmr0q_WRSM_dlys20 = (def_ddr3_1066_7_7_7_group);
define  def_mba_tmr0q_WRSM_dlys21 = (def_ddr3_1066_8_8_8_group);

define  def_mba_tmr0q_WRSM_dlys23 = ((def_ddr3_1333_8_8_8       )||(def_ddr3_1333_8_8_8_2N    )||(def_ddr3_1333_8_8_8R      )||(def_ddr3_1333_8_8_8_LR    )||(def_ddr3_1333_8_8_8_L2));
define  def_mba_tmr0q_WRSM_dlys24 = ((def_ddr3_1333_9_9_9       )||(def_ddr3_1333_9_9_9_2N    )||(def_ddr3_1333_9_9_9R      )||(def_ddr3_1333_9_9_9_LR    )||(def_ddr3_1333_9_9_9_L2    ));
define  def_mba_tmr0q_WRSM_dlys25 = ((def_ddr4_1600_9_9_9       )||(def_ddr4_1600_9_9_9_2N    )||(def_ddr4_1600_9_9_9R      )||(def_ddr4_1600_9_9_9_LR    )||(def_ddr4_1600_9_9_9_L2    ));
define  def_mba_tmr0q_WRSM_dlys26 = ((def_ddr3_1600_9_9_9       )||(def_ddr3_1600_9_9_9_2N    )||(def_ddr3_1600_9_9_9R      )||(def_ddr3_1600_9_9_9_LR    )||(def_ddr3_1600_9_9_9_L2    )||(def_ddr4_1600_10_10_10    )||(def_ddr4_1600_10_10_10_2N )||(def_ddr4_1600_10_10_10R   )||(def_ddr4_1600_10_10_10_LR )||(def_ddr4_1600_10_10_10_L2 ));
define  def_mba_tmr0q_WRSM_dlys27 = ((def_ddr3_1600_10_10_10    )||(def_ddr3_1600_10_10_10_2N )||(def_ddr3_1600_10_10_10R   )||(def_ddr3_1600_10_10_10_LR )||(def_ddr3_1600_10_10_10_L2 )||(def_ddr4_1600_11_11_11    )||(def_ddr4_1600_11_11_11_2N )||(def_ddr4_1600_11_11_11R   )||(def_ddr4_1600_11_11_11_LR )||(def_ddr4_1600_11_11_11_L2 ));
define  def_mba_tmr0q_WRSM_dlys28 = (def_ddr4_1600_12_12_12    ||def_ddr4_1600_12_12_12_2N ||def_ddr4_1600_12_12_12R   ||def_ddr4_1600_12_12_12_LR ||def_ddr4_1600_12_12_12_L2 || (def_ddr3_1600_11_11_11    )||(def_ddr3_1600_11_11_11_2N )||(def_ddr3_1600_11_11_11R   )||(def_ddr3_1600_11_11_11_LR )||(def_ddr3_1600_11_11_11_L2 )||(def_ddr4_1866_11_11_11    )||(def_ddr4_1866_11_11_11_2N )||(def_ddr4_1866_11_11_11R   )||(def_ddr4_1866_11_11_11_LR )||(def_ddr4_1866_11_11_11_L2 ));
define  def_mba_tmr0q_WRSM_dlys29 = ((def_ddr4_1866_12_12_12    )||(def_ddr4_1866_12_12_12_2N )||(def_ddr4_1866_12_12_12R   )||(def_ddr4_1866_12_12_12_LR )||(def_ddr4_1866_12_12_12_L2 ));
define  def_mba_tmr0q_WRSM_dlys30 = ((def_ddr4_2133_12_12_12    )||(def_ddr4_2133_12_12_12_2N )||(def_ddr4_2133_12_12_12R   )||(def_ddr4_2133_12_12_12_LR )||(def_ddr4_2133_12_12_12_L2 ));
define  def_mba_tmr0q_WRSM_dlys31 = ((def_ddr3_1866_11_11_11    )||(def_ddr3_1866_11_11_11_2N )||(def_ddr3_1866_11_11_11R   )||(def_ddr3_1866_11_11_11_LR )||(def_ddr3_1866_11_11_11_L2 )||(def_ddr4_2133_13_13_13    )||(def_ddr4_2133_13_13_13_2N )||(def_ddr4_2133_13_13_13R   )||(def_ddr4_2133_13_13_13_LR )||(def_ddr4_2133_13_13_13_L2 ));
define  def_mba_tmr0q_WRSM_dlys32 = (def_ddr4_1866_13_13_13    ||def_ddr4_1866_13_13_13_2N ||def_ddr4_1866_13_13_13R   ||def_ddr4_1866_13_13_13_LR ||def_ddr4_1866_13_13_13_L2 || (def_ddr3_1866_12_12_12    )||(def_ddr3_1866_12_12_12_2N )||(def_ddr3_1866_12_12_12R   )||(def_ddr3_1866_12_12_12_LR )||(def_ddr3_1866_12_12_12_L2 )||(def_ddr4_2400_13_13_13    )||(def_ddr4_2400_13_13_13_2N )||(def_ddr4_2400_13_13_13R   )||(def_ddr4_2400_13_13_13_LR )||(def_ddr4_2400_13_13_13_L2 ));
define  def_mba_tmr0q_WRSM_dlys33 = ((def_ddr4_2400_14_14_14    )||(def_ddr4_2400_14_14_14_2N )||(def_ddr4_2400_14_14_14R   )||(def_ddr4_2400_14_14_14_LR )||(def_ddr4_2400_14_14_14_L2 ));

#new 7,6,5
define  def_mba_tmr0q_WRDM_dlys4 = (def_ddr4_1600_12_12_12    ||def_ddr4_1600_12_12_12_2N ||def_ddr4_1600_12_12_12R   ||def_ddr4_1600_12_12_12_LR ||def_ddr4_1600_12_12_12_L2 || (def_ddr3_1600_11_11_11    )||(def_ddr3_1600_11_11_11_2N )||(def_ddr3_1600_11_11_11R   )||(def_ddr3_1600_11_11_11_LR )||(def_ddr3_1600_11_11_11_L2));
define  def_mba_tmr0q_WRDM_dlys5 = (def_ddr4_1866_13_13_13    ||def_ddr4_1866_13_13_13_2N ||def_ddr4_1866_13_13_13R   ||def_ddr4_1866_13_13_13_LR ||def_ddr4_1866_13_13_13_L2 || (def_ddr3_1066_8_8_8_group )||(def_ddr3_1333_9_9_9       )||(def_ddr3_1600_10_10_10    )||(def_ddr3_1866_12_12_12    )||(def_ddr3_1333_9_9_9_2N    )||(def_ddr3_1600_10_10_10_2N )||(def_ddr3_1866_12_12_12_2N )||(def_ddr3_1333_9_9_9R      )||(def_ddr3_1600_10_10_10R   )||(def_ddr3_1866_12_12_12R   )||(def_ddr3_1333_9_9_9_LR    )||(def_ddr3_1600_10_10_10_LR )||(def_ddr3_1866_12_12_12_LR )||(def_ddr3_1333_9_9_9_L2    )||(def_ddr3_1600_10_10_10_L2 )||(def_ddr3_1866_12_12_12_L2 )||(def_ddr4_1600_11_11_11    )||(def_ddr4_1600_11_11_11_2N )||(def_ddr4_1600_11_11_11R   )||(def_ddr4_1600_11_11_11_LR )||(def_ddr4_1600_11_11_11_L2));
define  def_mba_tmr0q_WRDM_dlys6 = ((def_ddr3_1066_7_7_7_group )||(def_ddr3_1333_8_8_8       )||(def_ddr3_1600_9_9_9       )||(def_ddr3_1866_11_11_11    )||(def_ddr3_1333_8_8_8_2N    )||(def_ddr3_1600_9_9_9_2N    )||(def_ddr3_1866_11_11_11_2N )||(def_ddr3_1333_8_8_8R      )||(def_ddr3_1600_9_9_9R      )||(def_ddr3_1866_11_11_11R   )||(def_ddr3_1333_8_8_8_LR    )||(def_ddr3_1600_9_9_9_LR    )||(def_ddr3_1866_11_11_11_LR )||(def_ddr3_1333_8_8_8_L2    )||(def_ddr3_1600_9_9_9_L2    )||(def_ddr3_1866_11_11_11_L2 )||(def_ddr4_1600_10_10_10    )||(def_ddr4_1866_12_12_12    )||(def_ddr4_2133_13_13_13    )||(def_ddr4_1600_10_10_10_2N )||(def_ddr4_1866_12_12_12_2N )||(def_ddr4_2133_13_13_13_2N )||(def_ddr4_1600_10_10_10R   )||(def_ddr4_1866_12_12_12R   )||(def_ddr4_2133_13_13_13R   )||(def_ddr4_1600_10_10_10_LR )||(def_ddr4_1866_12_12_12_LR )||(def_ddr4_2133_13_13_13_LR )||(def_ddr4_1600_10_10_10_L2 )||(def_ddr4_1866_12_12_12_L2 )||(def_ddr4_2133_13_13_13_L2));
define  def_mba_tmr0q_WRDM_dlys7 = ((def_ddr3_1066_6_6_6_group )||(def_ddr4_1600_9_9_9       )||(def_ddr4_1866_11_11_11    )||(def_ddr4_2133_12_12_12    )||(def_ddr4_2400_14_14_14    )||(def_ddr4_1600_9_9_9_2N    )||(def_ddr4_1866_11_11_11_2N )||(def_ddr4_2133_12_12_12_2N )||(def_ddr4_2400_14_14_14_2N )||(def_ddr4_1600_9_9_9R      )||(def_ddr4_1866_11_11_11R   )||(def_ddr4_2133_12_12_12R   )||(def_ddr4_2400_14_14_14R   )||(def_ddr4_1600_9_9_9_LR    )||(def_ddr4_1866_11_11_11_LR )||(def_ddr4_2133_12_12_12_LR )||(def_ddr4_2400_14_14_14_LR )||(def_ddr4_1600_9_9_9_L2    )||(def_ddr4_1866_11_11_11_L2 )||(def_ddr4_2133_12_12_12_L2 )||(def_ddr4_2400_14_14_14_L2));
define  def_mba_tmr0q_WRDM_dlys8 = ((def_ddr4_2400_13_13_13    )||(def_ddr4_2400_13_13_13_2N )||(def_ddr4_2400_13_13_13R   )||(def_ddr4_2400_13_13_13_LR )||(def_ddr4_2400_13_13_13_L2));

#new all 0
define  def_mba_tmr1q_RRSBG_dlys0 = ((def_ddr3_1066_6_6_6_group )||( def_ddr3_1066_7_7_7_group )||( def_ddr3_1066_8_8_8_group )||( def_ddr3_1600_11_11_11    )||( def_ddr3_1600_11_11_11_2N )||( def_ddr3_1600_11_11_11R   )||( def_ddr3_1600_11_11_11_LR )||( def_ddr3_1600_11_11_11_L2 )||( def_ddr3_1333_9_9_9       )||( def_ddr3_1600_10_10_10    )||( def_ddr3_1333_9_9_9_2N    )||( def_ddr3_1600_10_10_10_2N )||( def_ddr3_1333_9_9_9R      )||( def_ddr3_1600_10_10_10R   )||( def_ddr3_1333_9_9_9_LR    )||( def_ddr3_1600_10_10_10_LR )||( def_ddr3_1333_9_9_9_L2    )||( def_ddr3_1600_10_10_10_L2 )||( def_ddr3_1333_8_8_8       )||( def_ddr3_1600_9_9_9       )||( def_ddr3_1333_8_8_8_2N    )||( def_ddr3_1600_9_9_9_2N    )||( def_ddr3_1333_8_8_8R      )||( def_ddr3_1600_9_9_9R      )||( def_ddr3_1333_8_8_8_LR    )||( def_ddr3_1600_9_9_9_LR    )||( def_ddr3_1333_8_8_8_L2    )||( def_ddr3_1600_9_9_9_L2    )||( def_ddr3_1866_12_12_12    )||( def_ddr3_1866_12_12_12_2N )||( def_ddr3_1866_12_12_12R   )||( def_ddr3_1866_12_12_12_LR )||( def_ddr3_1866_12_12_12_L2 )||( def_ddr3_1866_11_11_11    )||( def_ddr3_1866_11_11_11_2N )||( def_ddr3_1866_11_11_11R   )||( def_ddr3_1866_11_11_11_LR )||( def_ddr3_1866_11_11_11_L2));
define  def_mba_tmr1q_RRSBG_dlys5 = (def_ddr4_1600_12_12_12    ||def_ddr4_1600_12_12_12_2N ||def_ddr4_1600_12_12_12R   ||def_ddr4_1600_12_12_12_LR ||def_ddr4_1600_12_12_12_L2 ||def_ddr4_1866_13_13_13    ||def_ddr4_1866_13_13_13_2N ||def_ddr4_1866_13_13_13R   ||def_ddr4_1866_13_13_13_LR ||def_ddr4_1866_13_13_13_L2 || (def_ddr4_1600_11_11_11    )||( def_ddr4_1600_11_11_11_2N )||( def_ddr4_1600_11_11_11R   )||( def_ddr4_1600_11_11_11_LR )||( def_ddr4_1600_11_11_11_L2 )||( def_ddr4_1600_10_10_10    )||( def_ddr4_1600_10_10_10_2N )||( def_ddr4_1600_10_10_10R   )||( def_ddr4_1600_10_10_10_LR )||( def_ddr4_1600_10_10_10_L2 )||( def_ddr4_1600_9_9_9       )||( def_ddr4_1600_9_9_9_2N    )||( def_ddr4_1600_9_9_9R      )||( def_ddr4_1600_9_9_9_LR    )||( def_ddr4_1600_9_9_9_L2    )||( def_ddr4_1866_12_12_12    )||( def_ddr4_1866_12_12_12_2N )||( def_ddr4_1866_12_12_12R   )||( def_ddr4_1866_12_12_12_LR )||( def_ddr4_1866_12_12_12_L2 )||( def_ddr4_1866_11_11_11    )||( def_ddr4_1866_11_11_11_2N )||( def_ddr4_1866_11_11_11R   )||( def_ddr4_1866_11_11_11_LR )||( def_ddr4_1866_11_11_11_L2));
define  def_mba_tmr1q_RRSBG_dlys6 = ((def_ddr4_2133_13_13_13    )||( def_ddr4_2133_13_13_13_2N )||( def_ddr4_2133_13_13_13R   )||( def_ddr4_2133_13_13_13_LR )||( def_ddr4_2133_13_13_13_L2 )||( def_ddr4_2133_12_12_12    )||( def_ddr4_2133_12_12_12_2N )||( def_ddr4_2133_12_12_12R   )||( def_ddr4_2133_12_12_12_LR )||( def_ddr4_2133_12_12_12_L2 )||( def_ddr4_2400_14_14_14    )||( def_ddr4_2400_14_14_14_2N )||( def_ddr4_2400_14_14_14R   )||( def_ddr4_2400_14_14_14_LR )||( def_ddr4_2400_14_14_14_L2 )||( def_ddr4_2400_13_13_13    )||( def_ddr4_2400_13_13_13_2N )||( def_ddr4_2400_13_13_13R   )||( def_ddr4_2400_13_13_13_LR )||( def_ddr4_2400_13_13_13_L2));

#new all 0
define  def_mba_tmr1q_WRSBG_dlys0   = ((def_ddr3_1066_6_6_6_group )||( def_ddr3_1066_7_7_7_group )||( def_ddr3_1066_8_8_8_group )||( def_ddr3_1333_8_8_8       )||( def_ddr3_1333_9_9_9       )||( def_ddr3_1600_9_9_9       )||( def_ddr3_1600_10_10_10    )||( def_ddr3_1600_11_11_11    )||( def_ddr3_1866_11_11_11    )||( def_ddr3_1866_12_12_12    )||( def_ddr3_1333_8_8_8_2N    )||( def_ddr3_1333_9_9_9_2N    )||( def_ddr3_1600_9_9_9_2N    )||( def_ddr3_1600_10_10_10_2N )||( def_ddr3_1600_11_11_11_2N )||( def_ddr3_1866_11_11_11_2N )||( def_ddr3_1866_12_12_12_2N )||( def_ddr3_1333_8_8_8R      )||( def_ddr3_1333_9_9_9R      )||( def_ddr3_1600_9_9_9R      )||( def_ddr3_1600_10_10_10R   )||( def_ddr3_1600_11_11_11R   )||( def_ddr3_1866_11_11_11R   )||( def_ddr3_1866_12_12_12R   )||( def_ddr3_1333_8_8_8_LR    )||( def_ddr3_1333_9_9_9_LR    )||( def_ddr3_1600_9_9_9_LR    )||( def_ddr3_1600_10_10_10_LR )||( def_ddr3_1600_11_11_11_LR )||( def_ddr3_1866_11_11_11_LR )||( def_ddr3_1866_12_12_12_LR )||( def_ddr3_1333_8_8_8_L2    )||( def_ddr3_1333_9_9_9_L2    )||( def_ddr3_1600_9_9_9_L2    )||( def_ddr3_1600_10_10_10_L2 )||( def_ddr3_1600_11_11_11_L2 )||( def_ddr3_1866_11_11_11_L2 )||( def_ddr3_1866_12_12_12_L2));
define  def_mba_tmr1q_WRSBG_dlys26  = ((def_ddr4_1600_9_9_9       )||( def_ddr4_1600_9_9_9_2N    )||( def_ddr4_1600_9_9_9R      )||( def_ddr4_1600_9_9_9_LR    )||( def_ddr4_1600_9_9_9_L2));
define  def_mba_tmr1q_WRSBG_dlys27  = ((def_ddr4_1600_10_10_10    )||( def_ddr4_1600_10_10_10_2N )||( def_ddr4_1600_10_10_10R   )||( def_ddr4_1600_10_10_10_LR )||( def_ddr4_1600_10_10_10_L2));
define  def_mba_tmr1q_WRSBG_dlys28  = ((def_ddr4_1600_11_11_11    )||( def_ddr4_1600_11_11_11_2N )||( def_ddr4_1600_11_11_11R   )||( def_ddr4_1600_11_11_11_LR )||( def_ddr4_1600_11_11_11_L2));
define  def_mba_tmr1q_WRSBG_dlys29  = (def_ddr4_1600_12_12_12    ||def_ddr4_1600_12_12_12_2N ||def_ddr4_1600_12_12_12R   ||def_ddr4_1600_12_12_12_LR ||def_ddr4_1600_12_12_12_L2  );
define  def_mba_tmr1q_WRSBG_dlys30  = ((def_ddr4_1866_11_11_11    )||( def_ddr4_1866_11_11_11_2N )||( def_ddr4_1866_11_11_11R   )||( def_ddr4_1866_11_11_11_LR )||( def_ddr4_1866_11_11_11_L2));
define  def_mba_tmr1q_WRSBG_dlys31  = ((def_ddr4_1866_12_12_12    )||( def_ddr4_1866_12_12_12_2N )||( def_ddr4_1866_12_12_12R   )||( def_ddr4_1866_12_12_12_LR )||( def_ddr4_1866_12_12_12_L2));
#define  def_mba_tmr1q_WRSBG_dlys32  = (def_ddr4_1866_13_13_13    ||def_ddr4_1866_13_13_13_2N ||def_ddr4_1866_13_13_13R   ||def_ddr4_1866_13_13_13_LR ||def_ddr4_1866_13_13_13_L2  );
#define  def_mba_tmr1q_WRSBG_dlys33 = ((def_ddr4_2133_12_12_12    )||( def_ddr4_2133_12_12_12_2N )||( def_ddr4_2133_12_12_12R   )||( def_ddr4_2133_12_12_12_LR )||( def_ddr4_2133_12_12_12_L2));
#define  def_mba_tmr1q_WRSBG_dlys34 = ((def_ddr4_2133_13_13_13    )||( def_ddr4_2133_13_13_13_2N )||( def_ddr4_2133_13_13_13R   )||( def_ddr4_2133_13_13_13_LR )||( def_ddr4_2133_13_13_13_L2));
#define  def_mba_tmr1q_WRSBG_dlys36 = ((def_ddr4_2400_13_13_13    )||( def_ddr4_2400_13_13_13_2N )||( def_ddr4_2400_13_13_13R   )||( def_ddr4_2400_13_13_13_LR )||( def_ddr4_2400_13_13_13_L2));
#define  def_mba_tmr1q_WRSBG_dlys37 = ((def_ddr4_2400_14_14_14    )||( def_ddr4_2400_14_14_14_2N )||( def_ddr4_2400_14_14_14R   )||( def_ddr4_2400_14_14_14_LR )||( def_ddr4_2400_14_14_14_L2));

#new 26,27,28
define  def_mba_tmr1q_cfg_trap26 = ((def_ddr3_1066_6_6_6_group )||(def_ddr3_1333_8_8_8       )||(def_ddr3_1333_8_8_8_2N    )||(def_ddr3_1333_8_8_8R      )||(def_ddr3_1333_8_8_8_LR    )||(def_ddr3_1333_8_8_8_L2));
define  def_mba_tmr1q_cfg_trap27 = ((def_ddr3_1066_7_7_7_group )||(def_ddr3_1333_8_8_8       )||(def_ddr3_1333_8_8_8_2N    )||(def_ddr3_1333_8_8_8R      )||(def_ddr3_1333_8_8_8_LR    )||(def_ddr3_1333_8_8_8_L2));
define  def_mba_tmr1q_cfg_trap28 = ((def_ddr3_1066_8_8_8_group )||(def_ddr3_1333_8_8_8       )||(def_ddr3_1333_8_8_8_2N    )||(def_ddr3_1333_8_8_8R      )||(def_ddr3_1333_8_8_8_LR    )||(def_ddr3_1333_8_8_8_L2));

define  def_mba_tmr1q_cfg_trap32 = ((def_ddr3_1333_8_8_8       )||(def_ddr3_1333_8_8_8_2N    )||(def_ddr3_1333_8_8_8R      )||(def_ddr3_1333_8_8_8_LR    )||(def_ddr3_1333_8_8_8_L2));
define  def_mba_tmr1q_cfg_trap33 = ((def_ddr3_1333_9_9_9       )||(def_ddr3_1333_9_9_9_2N    )||(def_ddr3_1333_9_9_9R      )||(def_ddr3_1333_9_9_9_LR    )||(def_ddr3_1333_9_9_9_L2));
define  def_mba_tmr1q_cfg_trap37 = ((def_ddr3_1600_9_9_9       )||(def_ddr3_1600_9_9_9_2N    )||(def_ddr3_1600_9_9_9R      )||(def_ddr3_1600_9_9_9_LR    )||(def_ddr3_1600_9_9_9_L2    )||(def_ddr4_1600_9_9_9       )||(def_ddr4_1600_9_9_9_2N    )||(def_ddr4_1600_9_9_9R      )||(def_ddr4_1600_9_9_9_LR    )||(def_ddr4_1600_9_9_9_L2));
define  def_mba_tmr1q_cfg_trap38 = ((def_ddr3_1600_10_10_10    )||(def_ddr3_1600_10_10_10_2N )||(def_ddr3_1600_10_10_10R   )||(def_ddr3_1600_10_10_10_LR )||(def_ddr3_1600_10_10_10_L2 )||(def_ddr4_1600_10_10_10    )||(def_ddr4_1600_10_10_10_2N )||(def_ddr4_1600_10_10_10R   )||(def_ddr4_1600_10_10_10_LR )||(def_ddr4_1600_10_10_10_L2));
define  def_mba_tmr1q_cfg_trap39 = ((def_ddr3_1600_11_11_11    )||(def_ddr3_1866_11_11_11    )||(def_ddr3_1600_11_11_11_2N )||(def_ddr3_1866_11_11_11_2N )||(def_ddr3_1600_11_11_11R   )||(def_ddr3_1866_11_11_11R   )||(def_ddr3_1600_11_11_11_LR )||(def_ddr3_1866_11_11_11_LR )||(def_ddr3_1600_11_11_11_L2 )||(def_ddr3_1866_11_11_11_L2 )||(def_ddr4_1600_11_11_11    )||(def_ddr4_1600_11_11_11_2N )||(def_ddr4_1600_11_11_11R   )||(def_ddr4_1600_11_11_11_LR )||(def_ddr4_1600_11_11_11_L2));
define  def_mba_tmr1q_cfg_trap40 = ((def_ddr3_1866_12_12_12    )||(def_ddr3_1866_12_12_12_2N )||(def_ddr3_1866_12_12_12R   )||(def_ddr3_1866_12_12_12_LR )||(def_ddr3_1866_12_12_12_L2));
define  def_mba_tmr1q_cfg_trap42 = (def_ddr4_1600_12_12_12    ||def_ddr4_1600_12_12_12_2N ||def_ddr4_1600_12_12_12R   ||def_ddr4_1600_12_12_12_LR ||def_ddr4_1600_12_12_12_L2);
define  def_mba_tmr1q_cfg_trap43 = ((def_ddr4_1866_11_11_11    )||(def_ddr4_1866_11_11_11_2N )||(def_ddr4_1866_11_11_11R   )||(def_ddr4_1866_11_11_11_LR )||(def_ddr4_1866_11_11_11_L2));
define  def_mba_tmr1q_cfg_trap44 = ((def_ddr4_1866_12_12_12    )||(def_ddr4_1866_12_12_12_2N )||(def_ddr4_1866_12_12_12R   )||(def_ddr4_1866_12_12_12_LR )||(def_ddr4_1866_12_12_12_L2));
define  def_mba_tmr1q_cfg_trap46 = (def_ddr4_1866_13_13_13    ||def_ddr4_1866_13_13_13_2N ||def_ddr4_1866_13_13_13R   ||def_ddr4_1866_13_13_13_LR ||def_ddr4_1866_13_13_13_L2);
#define  def_mba_tmr1q_cfg_trap48 = ((def_ddr4_2133_12_12_12    )||(def_ddr4_2133_12_12_12_2N )||(def_ddr4_2133_12_12_12R   )||(def_ddr4_2133_12_12_12_LR )||(def_ddr4_2133_12_12_12_L2));
#define  def_mba_tmr1q_cfg_trap49 = ((def_ddr4_2133_13_13_13    )||(def_ddr4_2133_13_13_13_2N )||(def_ddr4_2133_13_13_13R   )||(def_ddr4_2133_13_13_13_LR )||(def_ddr4_2133_13_13_13_L2));
#define  def_mba_tmr1q_cfg_trap52 = ((def_ddr4_2400_13_13_13    )||(def_ddr4_2400_13_13_13_2N )||(def_ddr4_2400_13_13_13R   )||(def_ddr4_2400_13_13_13_LR )||(def_ddr4_2400_13_13_13_L2));
#define  def_mba_tmr1q_cfg_trap53 = ((def_ddr4_2400_14_14_14    )||(def_ddr4_2400_14_14_14_2N )||(def_ddr4_2400_14_14_14R   )||(def_ddr4_2400_14_14_14_LR )||(def_ddr4_2400_14_14_14_L2));

#new 30,32,34
define  def_mba_tmr1q_cfg_twap30  = (def_ddr3_1066_6_6_6_group);
define  def_mba_tmr1q_cfg_twap32  = (def_ddr3_1066_7_7_7_group);
define  def_mba_tmr1q_cfg_twap34  = (def_ddr3_1066_8_8_8_group);

define  def_mba_tmr1q_cfg_twap37  = (def_mba_tmr1q_cfg_trap32);
define  def_mba_tmr1q_cfg_twap39  = (def_mba_tmr1q_cfg_trap33);
define  def_mba_tmr1q_cfg_twap42  = (def_mba_tmr1q_cfg_trap37);
define  def_mba_tmr1q_cfg_twap44  = (def_mba_tmr1q_cfg_trap38);
define  def_mba_tmr1q_cfg_twap46  = ((def_ddr3_1600_11_11_11    )||( def_ddr3_1600_11_11_11_2N )||( def_ddr3_1600_11_11_11R   )||( def_ddr3_1600_11_11_11_LR )||( def_ddr3_1600_11_11_11_L2 )||( def_ddr4_1600_11_11_11    )||( def_ddr4_1600_11_11_11_2N )||( def_ddr4_1600_11_11_11R   )||( def_ddr4_1600_11_11_11_LR )||( def_ddr4_1600_11_11_11_L2));
define  def_mba_tmr1q_cfg_twap48  = (def_ddr4_1600_12_12_12    ||def_ddr4_1600_12_12_12_2N ||def_ddr4_1600_12_12_12R   ||def_ddr4_1600_12_12_12_LR ||def_ddr4_1600_12_12_12_L2);
define  def_mba_tmr1q_cfg_twap49  = ((def_ddr3_1866_11_11_11    )||( def_ddr3_1866_11_11_11_2N )||( def_ddr3_1866_11_11_11R   )||( def_ddr3_1866_11_11_11_LR )||( def_ddr3_1866_11_11_11_L2 )||( def_ddr4_1866_11_11_11    )||( def_ddr4_1866_11_11_11_2N )||( def_ddr4_1866_11_11_11R   )||( def_ddr4_1866_11_11_11_LR )||( def_ddr4_1866_11_11_11_L2));
define  def_mba_tmr1q_cfg_twap51  = ((def_ddr3_1866_12_12_12    )||( def_ddr3_1866_12_12_12_2N )||( def_ddr3_1866_12_12_12R   )||( def_ddr3_1866_12_12_12_LR )||( def_ddr3_1866_12_12_12_L2 )||( def_ddr4_1866_12_12_12    )||( def_ddr4_1866_12_12_12_2N )||( def_ddr4_1866_12_12_12R   )||( def_ddr4_1866_12_12_12_LR )||( def_ddr4_1866_12_12_12_L2));
define  def_mba_tmr1q_cfg_twap53  = (def_ddr4_1866_13_13_13    ||def_ddr4_1866_13_13_13_2N ||def_ddr4_1866_13_13_13R   ||def_ddr4_1866_13_13_13_LR ||def_ddr4_1866_13_13_13_L2);
#define  def_mba_tmr1q_cfg_twap54  = (def_mba_tmr1q_cfg_trap48);
#define  def_mba_tmr1q_cfg_twap56  = (def_mba_tmr1q_cfg_trap49);
#define  def_mba_tmr1q_cfg_twap59  = (def_mba_tmr1q_cfg_trap52);
#define  def_mba_tmr1q_cfg_twap61  = (def_mba_tmr1q_cfg_trap53);

#mixed                              stop here
define  def_mba_dsm0q_cfg_rdtag_dly12  = (def_ddr3_1066_6_6_6_2N);
define  def_mba_dsm0q_cfg_rdtag_dly13  = (def_ddr3_1066_6_6_6);

define  def_mba_dsm0q_cfg_rdtag_dly14  = (def_ddr3_1066_7_7_7_2N     || def_ddr3_1066_6_6_6R     ||def_ddr3_1333_8_8_8_2N);
define  def_mba_dsm0q_cfg_rdtag_dly15  = (def_ddr3_1066_7_7_7       ||def_ddr3_1066_8_8_8_2N    ||def_ddr3_1333_8_8_8       ||def_ddr3_1600_9_9_9_2N    ||def_ddr4_1600_9_9_9_2N);
define  def_mba_dsm0q_cfg_rdtag_dly16  = (def_ddr3_1066_8_8_8       ||def_ddr3_1066_7_7_7R      ||def_ddr3_1066_6_6_6_L2    ||def_ddr3_1600_9_9_9       ||def_ddr3_1333_9_9_9_2N    ||def_ddr3_1600_10_10_10_2N ||def_ddr3_1333_8_8_8R      ||def_ddr4_1600_9_9_9);
define  def_mba_dsm0q_cfg_rdtag_dly17  = (def_ddr3_1066_8_8_8R      ||def_ddr3_1066_6_6_6_LR    ||def_ddr3_1333_9_9_9       ||def_ddr3_1600_9_9_9R      ||def_ddr4_1600_10_10_10_2N ||def_ddr4_1600_9_9_9R);
define  def_mba_dsm0q_cfg_rdtag_dly18  = (def_ddr3_1066_7_7_7_L2    ||def_ddr3_1600_10_10_10    ||def_ddr3_1600_11_11_11_2N ||def_ddr3_1866_11_11_11_2N ||def_ddr3_1333_9_9_9R      ||def_ddr3_1333_8_8_8_L2    ||def_ddr4_1600_10_10_10);
define  def_mba_dsm0q_cfg_rdtag_dly19  = (def_ddr3_1066_7_7_7_LR    ||def_ddr3_1066_8_8_8_L2    ||def_ddr3_1600_10_10_10R   ||def_ddr3_1333_8_8_8_LR    ||def_ddr3_1600_9_9_9_L2    ||def_ddr4_1600_11_11_11_2N ||def_ddr4_1866_11_11_11_2N ||def_ddr4_1600_10_10_10R   ||def_ddr4_1600_9_9_9_L2);
define  def_mba_dsm0q_cfg_rdtag_dly20  = (def_ddr3_1066_8_8_8_LR    ||def_ddr3_1600_11_11_11    ||def_ddr3_1866_11_11_11    ||def_ddr3_1866_12_12_12_2N ||def_ddr3_1600_9_9_9_LR    ||def_ddr3_1333_9_9_9_L2    ||def_ddr4_1600_11_11_11    ||def_ddr4_1866_11_11_11    ||def_ddr4_1600_9_9_9_LR);
define  def_mba_dsm0q_cfg_rdtag_dly21  = (def_ddr4_1600_12_12_12_2N ||def_ddr3_1600_11_11_11R   ||def_ddr3_1866_11_11_11R   ||def_ddr3_1333_9_9_9_LR    ||def_ddr3_1600_10_10_10_L2 ||def_ddr4_1866_12_12_12_2N ||def_ddr4_2133_12_12_12_2N ||def_ddr4_1600_11_11_11R   ||def_ddr4_1866_11_11_11R   ||def_ddr4_1600_10_10_10_L2);
define  def_mba_dsm0q_cfg_rdtag_dly22  = (def_ddr4_1600_12_12_12    ||def_ddr3_1866_12_12_12    ||def_ddr3_1600_10_10_10_LR ||def_ddr4_1866_12_12_12    ||def_ddr4_2133_12_12_12    ||def_ddr4_2400_13_13_13_2N ||def_ddr4_1600_10_10_10_LR);
define  def_mba_dsm0q_cfg_rdtag_dly23  = (def_ddr4_1866_13_13_13_2N ||def_ddr4_1600_12_12_12R   ||def_ddr3_1866_12_12_12R   ||def_ddr3_1600_11_11_11_L2 ||def_ddr3_1866_11_11_11_L2 ||def_ddr4_2400_13_13_13    ||def_ddr4_2133_13_13_13_2N ||def_ddr4_1866_12_12_12R   ||def_ddr4_2133_12_12_12R   ||def_ddr4_1600_11_11_11_L2 ||def_ddr4_1866_11_11_11_L2);
define  def_mba_dsm0q_cfg_rdtag_dly24  = (def_ddr4_1866_13_13_13    ||def_ddr3_1600_11_11_11_LR ||def_ddr3_1866_11_11_11_LR ||def_ddr4_2133_13_13_13    ||def_ddr4_2400_14_14_14_2N ||def_ddr4_2400_13_13_13R   ||def_ddr4_1600_11_11_11_LR ||def_ddr4_1866_11_11_11_LR);
define  def_mba_dsm0q_cfg_rdtag_dly25  = (def_ddr4_1866_13_13_13R   ||def_ddr4_1600_12_12_12_L2 ||def_ddr3_1866_12_12_12_L2 ||def_ddr4_2400_14_14_14    ||def_ddr4_2133_13_13_13R   ||def_ddr4_1866_12_12_12_L2 ||def_ddr4_2133_12_12_12_L2);
define  def_mba_dsm0q_cfg_rdtag_dly26  = (def_ddr4_1600_12_12_12_LR ||def_ddr3_1866_12_12_12_LR ||def_ddr4_2400_14_14_14R   ||def_ddr4_1866_12_12_12_LR ||def_ddr4_2133_12_12_12_LR ||def_ddr4_2400_13_13_13_L2);
define  def_mba_dsm0q_cfg_rdtag_dly27  = (def_ddr4_1866_13_13_13_L2 ||def_ddr4_2400_13_13_13_LR ||def_ddr4_2133_13_13_13_L2);
define  def_mba_dsm0q_cfg_rdtag_dly28  = (def_ddr4_1866_13_13_13_LR ||def_ddr4_2133_13_13_13_LR ||def_ddr4_2400_14_14_14_L2);
define  def_mba_dsm0q_cfg_rdtag_dly29  = (def_ddr4_2400_14_14_14_LR);

#mixed
define  def_mba_dsm0q_cfg_wrdata_dly3   = (def_ddr3_1066_6_6_6_2N    ||def_ddr3_1066_6_6_6_L2);
define  def_mba_dsm0q_cfg_wrdata_dly4   = (def_ddr3_1066_6_6_6       ||def_ddr3_1066_7_7_7_2N    ||def_ddr3_1066_6_6_6_LR    ||def_ddr3_1066_7_7_7_L2);
define  def_mba_dsm0q_cfg_wrdata_dly5   = (def_ddr3_1066_7_7_7       ||def_ddr3_1066_8_8_8_2N    ||def_ddr3_1066_6_6_6R      ||def_ddr3_1066_7_7_7_LR    ||def_ddr3_1066_8_8_8_L2);

define  def_mba_dsm0q_cfg_wrdata_dly6   = (def_ddr3_1066_8_8_8       ||def_ddr3_1066_7_7_7R      ||def_ddr3_1066_8_8_8_LR    ||def_ddr3_1333_8_8_8_2N    ||def_ddr3_1333_8_8_8_L2);
define  def_mba_dsm0q_cfg_wrdata_dly7   = (def_ddr3_1066_8_8_8R      ||def_ddr3_1333_8_8_8       ||def_ddr3_1333_9_9_9_2N    ||def_ddr3_1333_8_8_8_LR    ||def_ddr3_1333_9_9_9_L2);
define  def_mba_dsm0q_cfg_wrdata_dly8   = (def_ddr3_1333_9_9_9       ||def_ddr3_1600_9_9_9_2N    ||def_ddr3_1333_8_8_8R      ||def_ddr3_1333_9_9_9_LR    ||def_ddr3_1600_9_9_9_L2);
define  def_mba_dsm0q_cfg_wrdata_dly9   = (def_ddr3_1600_9_9_9       ||def_ddr3_1600_10_10_10_2N ||def_ddr3_1333_9_9_9R      ||def_ddr3_1600_9_9_9_LR    ||def_ddr3_1600_10_10_10_L2 ||def_ddr4_1600_9_9_9_2N    ||def_ddr4_1600_9_9_9_L2);
define  def_mba_dsm0q_cfg_wrdata_dly10  = (def_ddr3_1600_10_10_10    ||def_ddr3_1600_11_11_11_2N ||def_ddr3_1600_9_9_9R      ||def_ddr3_1600_10_10_10_LR ||def_ddr3_1600_11_11_11_L2 ||def_ddr4_1600_9_9_9       ||def_ddr4_1600_10_10_10_2N ||def_ddr4_1600_9_9_9_LR    ||def_ddr4_1600_10_10_10_L2);
define  def_mba_dsm0q_cfg_wrdata_dly11  = (def_ddr3_1600_11_11_11    ||def_ddr3_1866_11_11_11_2N ||def_ddr3_1600_10_10_10R   ||def_ddr3_1600_11_11_11_LR ||def_ddr3_1866_11_11_11_L2 ||def_ddr4_1600_10_10_10    ||def_ddr4_1600_11_11_11_2N ||def_ddr4_1600_9_9_9R      ||def_ddr4_1600_10_10_10_LR ||def_ddr4_1600_11_11_11_L2);
define  def_mba_dsm0q_cfg_wrdata_dly12  = (def_ddr4_1600_12_12_12_L2 ||def_ddr4_1600_12_12_12_2N ||def_ddr3_1866_11_11_11    ||def_ddr3_1866_12_12_12_2N ||def_ddr3_1600_11_11_11R   ||def_ddr3_1866_11_11_11_LR ||def_ddr3_1866_12_12_12_L2 ||def_ddr4_1600_11_11_11    ||def_ddr4_1866_11_11_11_2N ||def_ddr4_1600_10_10_10R   ||def_ddr4_1600_11_11_11_LR ||def_ddr4_1866_11_11_11_L2);
define  def_mba_dsm0q_cfg_wrdata_dly13  = (def_ddr4_1600_12_12_12_LR ||def_ddr4_1600_12_12_12    ||def_ddr3_1866_12_12_12    ||def_ddr3_1866_11_11_11R   ||def_ddr3_1866_12_12_12_LR ||def_ddr4_1866_11_11_11    ||def_ddr4_1866_12_12_12_2N ||def_ddr4_1600_11_11_11R   ||def_ddr4_1866_11_11_11_LR ||def_ddr4_1866_12_12_12_L2);
define  def_mba_dsm0q_cfg_wrdata_dly14  = (def_ddr4_1866_13_13_13_L2 ||def_ddr4_1866_13_13_13_2N ||def_ddr4_1600_12_12_12R   ||def_ddr3_1866_12_12_12R   ||def_ddr4_1866_12_12_12    ||def_ddr4_2133_12_12_12_2N ||def_ddr4_1866_11_11_11R   ||def_ddr4_1866_12_12_12_LR ||def_ddr4_2133_12_12_12_L2);
define  def_mba_dsm0q_cfg_wrdata_dly15  = (def_ddr4_1866_13_13_13_LR ||def_ddr4_1866_13_13_13    ||def_ddr4_2133_12_12_12    ||def_ddr4_2133_13_13_13_2N ||def_ddr4_1866_12_12_12R   ||def_ddr4_2133_12_12_12_LR ||def_ddr4_2133_13_13_13_L2);
define  def_mba_dsm0q_cfg_wrdata_dly16  = (def_ddr4_1866_13_13_13R   ||def_ddr4_2133_13_13_13    ||def_ddr4_2400_13_13_13_2N ||def_ddr4_2133_12_12_12R   ||def_ddr4_2133_13_13_13_LR ||def_ddr4_2400_13_13_13_L2);
define  def_mba_dsm0q_cfg_wrdata_dly17  = (def_ddr4_2400_13_13_13    ||def_ddr4_2400_14_14_14_2N ||def_ddr4_2133_13_13_13R   ||def_ddr4_2400_13_13_13_LR ||def_ddr4_2400_14_14_14_L2);
define  def_mba_dsm0q_cfg_wrdata_dly18  = (def_ddr4_2400_14_14_14    ||def_ddr4_2400_13_13_13R   ||def_ddr4_2400_14_14_14_LR);
define  def_mba_dsm0q_cfg_wrdata_dly19  = (def_ddr4_2400_14_14_14R);

# 0,1,2
define  def_mba_dsm0q_CFG_RODT_start_dly0  = (def_ddr3_1066_6_6_6_group);

define  def_mba_dsm0q_CFG_RODT_start_dly1  = (def_ddr3_1066_7_7_7_group ||def_ddr3_1333_8_8_8_2N    ||def_ddr3_1333_8_8_8_L2    ||def_ddr3_1333_8_8_8       ||def_ddr3_1333_8_8_8_LR    ||def_ddr3_1600_9_9_9_2N    ||def_ddr3_1333_8_8_8R      ||def_ddr3_1600_9_9_9_L2    ||def_ddr3_1600_9_9_9       ||def_ddr3_1600_9_9_9_LR    ||def_ddr4_1600_9_9_9_2N    ||def_ddr4_1600_9_9_9_L2    ||def_ddr3_1600_9_9_9R      ||def_ddr4_1600_9_9_9       ||def_ddr4_1600_9_9_9_LR    ||def_ddr4_1600_9_9_9R);
define  def_mba_dsm0q_CFG_RODT_start_dly2  = (def_ddr3_1066_8_8_8_group ||def_ddr3_1333_9_9_9_2N    ||def_ddr3_1333_9_9_9_L2    ||def_ddr3_1333_9_9_9       ||def_ddr3_1333_9_9_9_LR    ||def_ddr3_1600_10_10_10_2N ||def_ddr3_1333_9_9_9R      ||def_ddr3_1600_10_10_10_L2 ||def_ddr3_1600_10_10_10    ||def_ddr3_1600_10_10_10_LR ||def_ddr4_1600_10_10_10_2N ||def_ddr4_1600_10_10_10_L2 ||def_ddr3_1866_11_11_11_2N ||def_ddr3_1600_10_10_10R   ||def_ddr3_1866_11_11_11_L2 ||def_ddr4_1600_10_10_10    ||def_ddr4_1600_10_10_10_LR ||def_ddr3_1866_11_11_11    ||def_ddr3_1866_11_11_11_LR ||def_ddr4_1866_11_11_11_2N ||def_ddr4_1600_10_10_10R   ||def_ddr4_1866_11_11_11_L2 ||def_ddr3_1866_11_11_11R   ||def_ddr4_1866_11_11_11    ||def_ddr4_1866_11_11_11_LR ||def_ddr4_2133_12_12_12_2N ||def_ddr4_1866_11_11_11R   ||def_ddr4_2133_12_12_12_L2 ||def_ddr4_2133_12_12_12    ||def_ddr4_2133_12_12_12_LR ||def_ddr4_2400_13_13_13_2N ||def_ddr4_2133_12_12_12R   ||def_ddr4_2400_13_13_13_L2 ||def_ddr4_2400_13_13_13    ||def_ddr4_2400_13_13_13_LR ||def_ddr4_2400_13_13_13R);
define  def_mba_dsm0q_CFG_RODT_start_dly3  = (def_ddr3_1600_11_11_11_2N ||def_ddr3_1600_11_11_11_L2 ||def_ddr3_1600_11_11_11    ||def_ddr3_1600_11_11_11_LR ||def_ddr4_1600_11_11_11_2N ||def_ddr4_1600_11_11_11_L2 ||def_ddr3_1866_12_12_12_2N ||def_ddr3_1600_11_11_11R   ||def_ddr3_1866_12_12_12_L2 ||def_ddr4_1600_11_11_11    ||def_ddr4_1600_11_11_11_LR ||def_ddr3_1866_12_12_12    ||def_ddr3_1866_12_12_12_LR ||def_ddr4_1866_12_12_12_2N ||def_ddr4_1600_11_11_11R   ||def_ddr4_1866_12_12_12_L2 ||def_ddr3_1866_12_12_12R   ||def_ddr4_1866_12_12_12    ||def_ddr4_1866_12_12_12_LR ||def_ddr4_2133_13_13_13_2N ||def_ddr4_1866_12_12_12R   ||def_ddr4_2133_13_13_13_L2 ||def_ddr4_2133_13_13_13    ||def_ddr4_2133_13_13_13_LR ||def_ddr4_2400_14_14_14_2N ||def_ddr4_2133_13_13_13R   ||def_ddr4_2400_14_14_14_L2 ||def_ddr4_2400_14_14_14    ||def_ddr4_2400_14_14_14_LR ||def_ddr4_2400_14_14_14R);
define  def_mba_dsm0q_CFG_RODT_start_dly4  = (def_ddr4_1600_12_12_12    ||def_ddr4_1600_12_12_12_2N ||def_ddr4_1600_12_12_12R   ||def_ddr4_1600_12_12_12_LR ||def_ddr4_1600_12_12_12_L2 ||def_ddr4_1866_13_13_13    ||def_ddr4_1866_13_13_13_2N ||def_ddr4_1866_13_13_13R   ||def_ddr4_1866_13_13_13_LR ||def_ddr4_1866_13_13_13_L2);

# 5,6,7
define  def_mba_dsm0q_CFG_RODT_end_dly5 = (def_ddr3_1066_6_6_6_group);

define  def_mba_dsm0q_CFG_RODT_end_dly6 = (def_ddr4_1600_9_9_9_2N    ||def_ddr4_1600_9_9_9       ||def_ddr3_1066_7_7_7_group ||def_ddr3_1333_8_8_8_2N    ||def_ddr3_1333_8_8_8_L2    ||def_ddr3_1333_8_8_8       ||def_ddr3_1333_8_8_8_LR    ||def_ddr3_1600_9_9_9_2N    ||def_ddr3_1333_8_8_8R      ||def_ddr3_1600_9_9_9_L2    ||def_ddr3_1600_9_9_9       ||def_ddr3_1600_9_9_9_LR    ||def_ddr4_1600_9_9_9_L2    ||def_ddr3_1600_9_9_9R      ||def_ddr4_1600_9_9_9_LR    ||def_ddr4_1600_9_9_9R);
define  def_mba_dsm0q_CFG_RODT_end_dly7 = (def_ddr3_1066_8_8_8_group ||def_ddr3_1333_9_9_9_2N    ||def_ddr3_1333_9_9_9_L2    ||def_ddr3_1333_9_9_9       ||def_ddr3_1333_9_9_9_LR    ||def_ddr3_1600_10_10_10_2N ||def_ddr3_1333_9_9_9R      ||def_ddr3_1600_10_10_10_L2 ||def_ddr3_1600_10_10_10    ||def_ddr3_1600_10_10_10_LR ||def_ddr4_1600_10_10_10_2N ||def_ddr4_1600_10_10_10_L2 ||def_ddr3_1866_11_11_11_2N ||def_ddr3_1600_10_10_10R   ||def_ddr3_1866_11_11_11_L2 ||def_ddr4_1600_10_10_10    ||def_ddr4_1600_10_10_10_LR ||def_ddr3_1866_11_11_11    ||def_ddr3_1866_11_11_11_LR ||def_ddr4_1866_11_11_11_2N ||def_ddr4_1600_10_10_10R   ||def_ddr4_1866_11_11_11_L2 ||def_ddr3_1866_11_11_11R   ||def_ddr4_1866_11_11_11    ||def_ddr4_1866_11_11_11_LR ||def_ddr4_2133_12_12_12_2N ||def_ddr4_1866_11_11_11R   ||def_ddr4_2133_12_12_12_L2 ||def_ddr4_2133_12_12_12    ||def_ddr4_2133_12_12_12_LR ||def_ddr4_2400_13_13_13_2N ||def_ddr4_2133_12_12_12R   ||def_ddr4_2400_13_13_13_L2 ||def_ddr4_2400_13_13_13    ||def_ddr4_2400_13_13_13_LR ||def_ddr4_2400_13_13_13R);
define  def_mba_dsm0q_CFG_RODT_end_dly8 = (def_ddr3_1600_11_11_11_2N ||def_ddr3_1600_11_11_11_L2 ||def_ddr3_1600_11_11_11    ||def_ddr3_1600_11_11_11_LR ||def_ddr4_1600_11_11_11_2N ||def_ddr4_1600_11_11_11_L2 ||def_ddr3_1866_12_12_12_2N ||def_ddr3_1600_11_11_11R   ||def_ddr3_1866_12_12_12_L2 ||def_ddr4_1600_11_11_11    ||def_ddr4_1600_11_11_11_LR ||def_ddr3_1866_12_12_12    ||def_ddr3_1866_12_12_12_LR ||def_ddr4_1866_12_12_12_2N ||def_ddr4_1600_11_11_11R   ||def_ddr4_1866_12_12_12_L2 ||def_ddr3_1866_12_12_12R   ||def_ddr4_1866_12_12_12    ||def_ddr4_1866_12_12_12_LR ||def_ddr4_2133_13_13_13_2N ||def_ddr4_1866_12_12_12R   ||def_ddr4_2133_13_13_13_L2 ||def_ddr4_2133_13_13_13    ||def_ddr4_2133_13_13_13_LR ||def_ddr4_2400_14_14_14_2N ||def_ddr4_2133_13_13_13R   ||def_ddr4_2400_14_14_14_L2 ||def_ddr4_2400_14_14_14    ||def_ddr4_2400_14_14_14_LR ||def_ddr4_2400_14_14_14R);
define  def_mba_dsm0q_CFG_RODT_end_dly9 = (def_ddr4_1600_12_12_12    ||def_ddr4_1600_12_12_12_2N ||def_ddr4_1600_12_12_12R   ||def_ddr4_1600_12_12_12_LR ||def_ddr4_1600_12_12_12_L2 ||def_ddr4_1866_13_13_13    ||def_ddr4_1866_13_13_13_2N ||def_ddr4_1866_13_13_13R   ||def_ddr4_1866_13_13_13_LR ||def_ddr4_1866_13_13_13_L2);

# 5,6,7
define  def_mba_dsm0q_CFG_RODT_BC4_END_DLY5 = (def_ddr3_1066_6_6_6_group);

define  def_mba_dsm0q_CFG_RODT_BC4_END_DLY6 = (def_ddr3_1066_7_7_7_group  ||def_mba_dsm0q_CFG_RODT_end_dly6);
define  def_mba_dsm0q_CFG_RODT_BC4_END_DLY7 = (def_ddr3_1066_8_8_8_group  ||def_mba_dsm0q_CFG_RODT_end_dly7);
define  def_mba_dsm0q_CFG_RODT_BC4_END_DLY8 = (def_mba_dsm0q_CFG_RODT_end_dly8);
define  def_mba_dsm0q_CFG_RODT_BC4_END_DLY9 = (def_mba_dsm0q_CFG_RODT_end_dly9);

# old settings
#define  def_mba_tmr1q_cfg_tfaw_dly20  = (def_1066_2gb                       ||def_1066_4gb                       ||def_1066_8gb                       ||def_1066_2gb_fast_exit_pd          ||def_1066_4gb_fast_exit_pd          ||def_1066_8gb_fast_exit_pd          ||def_1333_2gb                       ||def_1333_4gb                       ||def_1333_2gb_fast_exit_pd          ||def_1333_4gb_fast_exit_pd);
#define  def_mba_tmr1q_cfg_tfaw_dly24  = (def_1600_2gb                       ||def_1600_4gb                       ||def_1600_2gb_fast_exit_pd          ||def_1600_4gb_fast_exit_pd          ||def_1600_2gb_ddr4                  ||def_1600_4gb_ddr4                  ||def_1600_2gb_fast_exit_pd_ddr4     ||def_1600_4gb_fast_exit_pd_ddr4    );
#define  def_mba_tmr1q_cfg_tfaw_dly29  = (def_1866_2gb                       ||def_1866_4gb                       ||def_1866_2gb_fast_exit_pd          ||def_1866_4gb_fast_exit_pd          ||def_1866_2gb_ddr4                  ||def_1866_4gb_ddr4                  ||def_2133_2gb_ddr4                  ||def_2133_4gb_ddr4                  ||def_2400_2gb_ddr4                  ||def_2400_4gb_ddr4                  ||def_1866_2gb_fast_exit_pd_ddr4     ||def_1866_4gb_fast_exit_pd_ddr4    );
#define  def_mba_tmr1q_cfg_tfaw_dly30  = (def_1333_8gb                       ||def_1333_8gb_fast_exit_pd          ||def_2133_2gb_fast_exit_pd_ddr4     ||def_2133_4gb_fast_exit_pd_ddr4    );
#define  def_mba_tmr1q_cfg_tfaw_dly32  = (def_1600_8gb                       ||def_1600_8gb_fast_exit_pd          ||def_1600_8gb_ddr4                  ||def_1600_8gb_fast_exit_pd_ddr4     ||def_2400_2gb_fast_exit_pd_ddr4     ||def_2400_4gb_fast_exit_pd_ddr4    );
#define  def_mba_tmr1q_cfg_tfaw_dly34  = (def_2133_8gb_fast_exit_pd_ddr4);
#define  def_mba_tmr1q_cfg_tfaw_dly38  = (def_1866_8gb                       ||def_1866_8gb_fast_exit_pd          ||def_1866_8gb_ddr4                  ||def_2133_8gb_ddr4                  ||def_2400_8gb_ddr4                  ||def_1866_8gb_fast_exit_pd_ddr4    );
#define  def_mba_tmr1q_cfg_tfaw_dly40  = (def_2400_8gb_fast_exit_pd_ddr4);

define  def_mba_tmr1q_cfg_tfaw_dly20  = (def_1066_2gb                   ||def_1066_4gb                   ||def_1333_2gb                   ||def_1333_4gb                   ||def_1066_2gb_fast_exit_pd      ||def_1066_4gb_fast_exit_pd      ||def_1333_2gb_fast_exit_pd      ||def_1333_4gb_fast_exit_pd      ||def_1600_2gb_ddr4              ||def_1600_4gb_ddr4              ||def_1600_8gb_ddr4              ||def_1600_2gb_fast_exit_pd_ddr4 ||def_1600_4gb_fast_exit_pd_ddr4 ||def_1600_8gb_fast_exit_pd_ddr4 );
define  def_mba_tmr1q_cfg_tfaw_dly22  = (def_1866_2gb_ddr4              ||def_1866_4gb_ddr4              ||def_1866_8gb_ddr4              ||def_1866_2gb_fast_exit_pd_ddr4 ||def_1866_4gb_fast_exit_pd_ddr4 ||def_1866_8gb_fast_exit_pd_ddr4 );
define  def_mba_tmr1q_cfg_tfaw_dly23  = (def_2133_2gb_ddr4              ||def_2133_4gb_ddr4              ||def_2133_8gb_ddr4              ||def_2133_2gb_fast_exit_pd_ddr4 ||def_2133_4gb_fast_exit_pd_ddr4 ||def_2133_8gb_fast_exit_pd_ddr4 );
define  def_mba_tmr1q_cfg_tfaw_dly24  = (def_1600_2gb                   ||def_1600_4gb                   ||def_1600_2gb_fast_exit_pd      ||def_1600_4gb_fast_exit_pd      );
define  def_mba_tmr1q_cfg_tfaw_dly26  = (def_1866_2gb                   ||def_1866_4gb                   ||def_1866_2gb_fast_exit_pd      ||def_1866_4gb_fast_exit_pd      ||def_2400_2gb_ddr4              ||def_2400_4gb_ddr4              ||def_2400_8gb_ddr4              ||def_2400_2gb_fast_exit_pd_ddr4 ||def_2400_4gb_fast_exit_pd_ddr4 ||def_2400_8gb_fast_exit_pd_ddr4 );
define  def_mba_tmr1q_cfg_tfaw_dly27  = (def_1066_8gb                   ||def_1066_8gb_fast_exit_pd      );
define  def_mba_tmr1q_cfg_tfaw_dly30  = (def_1333_8gb                   ||def_1333_8gb_fast_exit_pd      );
define  def_mba_tmr1q_cfg_tfaw_dly32  = (def_1600_8gb                   ||def_1600_8gb_fast_exit_pd      );
define  def_mba_tmr1q_cfg_tfaw_dly33  = (def_1866_8gb                   ||def_1866_8gb_fast_exit_pd      );

# 86,160,187
# old
#define  def_MBAREF0Q_cfg_trfc_dly86  = (def_1066_2gb                       ||def_1066_2gb_fast_exit_pd);
##define  def_MBAREF0Q_cfg_trfc_dly160 = (def_1066_4gb                       ||def_1066_4gb_fast_exit_pd);
#define  def_MBAREF0Q_cfg_trfc_dly187 = (def_1066_8gb                       ||def_1066_8gb_fast_exit_pd);
#
#define  def_MBAREF0Q_cfg_trfc_dly107 = (def_1333_2gb                       ||def_1333_2gb_fast_exit_pd);
#define  def_MBAREF0Q_cfg_trfc_dly128 = (def_1600_2gb                       ||def_1600_2gb_fast_exit_pd          ||def_1600_2gb_ddr4                  ||def_1600_2gb_fast_exit_pd_ddr4    );
#define  def_MBAREF0Q_cfg_trfc_dly150 = (def_1866_2gb                       ||def_1866_2gb_fast_exit_pd          ||def_1866_2gb_ddr4                  ||def_1866_2gb_fast_exit_pd_ddr4    );
#define  def_MBAREF0Q_cfg_trfc_dly160 = (def_1066_4gb                       ||def_1066_4gb_fast_exit_pd          ||def_2133_2gb_ddr4                  ||def_2133_2gb_fast_exit_pd_ddr4    );
#define  def_MBAREF0Q_cfg_trfc_dly180 = (def_2400_2gb_ddr4                  ||def_2400_2gb_fast_exit_pd_ddr4    );
#define  def_MBAREF0Q_cfg_trfc_dly200 = (def_1333_4gb                       ||def_1333_4gb_fast_exit_pd);
#define  def_MBAREF0Q_cfg_trfc_dly234 = (def_1333_8gb                       ||def_1333_8gb_fast_exit_pd);
#define  def_MBAREF0Q_cfg_trfc_dly240 = (def_1600_4gb                       ||def_1600_4gb_fast_exit_pd          ||def_1600_4gb_ddr4                  ||def_1600_4gb_fast_exit_pd_ddr4    );
#define  def_MBAREF0Q_cfg_trfc_dly260 = (def_2133_4gb_fast_exit_pd_ddr4);
#define  def_MBAREF0Q_cfg_trfc_dly265 = (def_2133_4gb_ddr4    );
#define  def_MBAREF0Q_cfg_trfc_dly280 = (def_2400_4gb_ddr4                  ||def_1600_8gb                       ||def_1600_8gb_fast_exit_pd          ||def_1600_8gb_ddr4                  ||def_1600_8gb_fast_exit_pd_ddr4     ||def_2400_4gb_fast_exit_pd_ddr4    );
#define  def_MBAREF0Q_cfg_trfc_dly281 = (def_1866_4gb                       ||def_1866_4gb_fast_exit_pd          ||def_1866_4gb_ddr4                  ||def_1866_4gb_fast_exit_pd_ddr4    );
#define  def_MBAREF0Q_cfg_trfc_dly328 = (def_1866_8gb                       ||def_1866_8gb_fast_exit_pd          ||def_1866_8gb_ddr4                  ||def_1866_8gb_fast_exit_pd_ddr4    );
#define  def_MBAREF0Q_cfg_trfc_dly350 = (def_2133_8gb_fast_exit_pd_ddr4     ||def_2133_8gb_ddr4                  ||def_2400_8gb_ddr4                  ||def_2400_8gb_fast_exit_pd_ddr4    );

#new
define  def_MBAREF0Q_cfg_trfc_dly86  = (def_1066_2gb                   || def_1066_2gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly107 = (def_1333_2gb                   || def_1333_2gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly128 = (def_1600_2gb_ddr4              || def_1600_2gb_fast_exit_pd_ddr4 || def_1600_2gb                   || def_1600_2gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly150 = (def_1866_2gb_ddr4              || def_1866_2gb_fast_exit_pd_ddr4 || def_1866_2gb                   || def_1866_2gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly160 = (def_1066_4gb                   || def_1066_4gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly171 = (def_2133_2gb_ddr4              || def_2133_2gb_fast_exit_pd_ddr4 );
define  def_MBAREF0Q_cfg_trfc_dly187 = (def_1066_8gb                   || def_1066_8gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly192 = (def_2400_2gb_ddr4              || def_2400_2gb_fast_exit_pd_ddr4 );
define  def_MBAREF0Q_cfg_trfc_dly200 = (def_1333_4gb                   || def_1333_4gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly208 = (def_1600_4gb_ddr4              || def_1600_4gb_fast_exit_pd_ddr4 );
define  def_MBAREF0Q_cfg_trfc_dly234 = (def_1333_8gb                   || def_1333_8gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly240 = (def_1600_4gb                   || def_1600_4gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly243 = (def_1866_4gb_ddr4              || def_1866_4gb_fast_exit_pd_ddr4 );
define  def_MBAREF0Q_cfg_trfc_dly278 = (def_2133_4gb_ddr4              || def_2133_4gb_fast_exit_pd_ddr4 );
define  def_MBAREF0Q_cfg_trfc_dly280 = (def_1600_8gb_ddr4              || def_1600_8gb_fast_exit_pd_ddr4 || def_1600_8gb                   || def_1600_8gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly281 = (def_1866_4gb                   || def_1866_4gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly312 = (def_2400_4gb_ddr4              || def_2400_4gb_fast_exit_pd_ddr4 );
define  def_MBAREF0Q_cfg_trfc_dly327 = (def_1866_8gb_ddr4              || def_1866_8gb_fast_exit_pd_ddr4 );
define  def_MBAREF0Q_cfg_trfc_dly328 = (def_1866_8gb                   || def_1866_8gb_fast_exit_pd      );
define  def_MBAREF0Q_cfg_trfc_dly374 = (def_2133_8gb_ddr4              || def_2133_8gb_fast_exit_pd_ddr4 );
define  def_MBAREF0Q_cfg_trfc_dly420 = (def_2400_8gb_ddr4              || def_2400_8gb_fast_exit_pd_ddr4 );


#
define  def_MBAREF0Q_cfg_refr_tsv_stack_dly32 = (def_1066_2gb                   || def_1333_2gb                   || def_1600_2gb                   || def_1866_2gb                   || def_1066_2gb_fast_exit_pd      || def_1333_2gb_fast_exit_pd      || def_1600_2gb_fast_exit_pd      || def_1866_2gb_fast_exit_pd      || def_1600_2gb_ddr4              || def_1866_2gb_ddr4              || def_2133_2gb_ddr4              || def_2400_2gb_ddr4              || def_1600_2gb_fast_exit_pd_ddr4 || def_1866_2gb_fast_exit_pd_ddr4 || def_2133_2gb_fast_exit_pd_ddr4 || def_2400_2gb_fast_exit_pd_ddr4 );
define  def_MBAREF0Q_cfg_refr_tsv_stack_dly48 = (def_1066_4gb                   || def_1333_4gb                   || def_1600_4gb                   || def_1866_4gb                   || def_1066_4gb_fast_exit_pd      || def_1333_4gb_fast_exit_pd      || def_1600_4gb_fast_exit_pd      || def_1866_4gb_fast_exit_pd      || def_1600_4gb_ddr4              || def_1866_4gb_ddr4              || def_2133_4gb_ddr4              || def_2400_4gb_ddr4              || def_1600_4gb_fast_exit_pd_ddr4 || def_1866_4gb_fast_exit_pd_ddr4 || def_2133_4gb_fast_exit_pd_ddr4 || def_2400_4gb_fast_exit_pd_ddr4 );
define  def_MBAREF0Q_cfg_refr_tsv_stack_dly64 = (def_1066_8gb                   || def_1333_8gb                   || def_1600_8gb                   || def_1866_8gb                   || def_1066_8gb_fast_exit_pd      || def_1333_8gb_fast_exit_pd      || def_1600_8gb_fast_exit_pd      || def_1866_8gb_fast_exit_pd      || def_1600_8gb_ddr4              || def_1866_8gb_ddr4              || def_2133_8gb_ddr4              || def_2400_8gb_ddr4              || def_1600_8gb_fast_exit_pd_ddr4 || def_1866_8gb_fast_exit_pd_ddr4 || def_2133_8gb_fast_exit_pd_ddr4 || def_2400_8gb_fast_exit_pd_ddr4 );

# 3 -- old
#define  def_MBARPC0Q_cfg_pup_pdn_dly3 = (def_1066_2gb                       ||def_1066_2gb_fast_exit_pd          ||def_1066_4gb                       ||def_1066_4gb_fast_exit_pd          ||def_1066_8gb                       ||def_1066_8gb_fast_exit_pd         );
#
#define  def_MBARPC0Q_cfg_pup_pdn_dly4 = (def_1333_2gb                       ||def_1333_2gb_fast_exit_pd          ||def_1600_2gb                       ||def_1600_2gb_fast_exit_pd          ||def_1600_2gb_ddr4                  ||def_1600_2gb_fast_exit_pd_ddr4     ||def_1333_4gb                       ||def_1333_4gb_fast_exit_pd          ||def_1333_8gb                       ||def_1333_8gb_fast_exit_pd          ||def_1600_4gb                       ||def_1600_4gb_fast_exit_pd          ||def_1600_4gb_ddr4                  ||def_1600_4gb_fast_exit_pd_ddr4     ||def_1600_8gb                       ||def_1600_8gb_fast_exit_pd          ||def_1600_8gb_ddr4                  ||def_1600_8gb_fast_exit_pd_ddr4    );
#define  def_MBARPC0Q_cfg_pup_pdn_dly5 = (def_1866_2gb                       ||def_1866_2gb_fast_exit_pd          ||def_1866_2gb_ddr4                  ||def_1866_2gb_fast_exit_pd_ddr4     ||def_2133_2gb_ddr4                  ||def_2133_2gb_fast_exit_pd_ddr4     ||def_2400_2gb_ddr4                  ||def_2400_2gb_fast_exit_pd_ddr4     ||def_2133_4gb_fast_exit_pd_ddr4     ||def_2133_4gb_ddr4                  ||def_2400_4gb_ddr4                  ||def_2400_4gb_fast_exit_pd_ddr4     ||def_1866_4gb                       ||def_1866_4gb_fast_exit_pd          ||def_1866_4gb_ddr4                  ||def_1866_4gb_fast_exit_pd_ddr4     ||def_1866_8gb                       ||def_1866_8gb_fast_exit_pd          ||def_1866_8gb_ddr4                  ||def_1866_8gb_fast_exit_pd_ddr4     ||def_2133_8gb_fast_exit_pd_ddr4     ||def_2133_8gb_ddr4                  ||def_2400_8gb_ddr4                  ||def_2400_8gb_fast_exit_pd_ddr4    );

# new
define  def_MBARPC0Q_cfg_pup_pdn_dly3 = (def_1066_2gb                   ||def_1066_4gb                   ||def_1066_8gb                   ||def_1066_2gb_fast_exit_pd      ||def_1066_4gb_fast_exit_pd      ||def_1066_8gb_fast_exit_pd      );
define  def_MBARPC0Q_cfg_pup_pdn_dly4 = (def_1333_2gb                   ||def_1333_4gb                   ||def_1333_8gb                   ||def_1600_2gb                   ||def_1600_4gb                   ||def_1600_8gb                   ||def_1333_2gb_fast_exit_pd      ||def_1333_4gb_fast_exit_pd      ||def_1333_8gb_fast_exit_pd      ||def_1600_2gb_fast_exit_pd      ||def_1600_4gb_fast_exit_pd      ||def_1600_8gb_fast_exit_pd      ||def_1600_2gb_ddr4              ||def_1600_4gb_ddr4              ||def_1600_8gb_ddr4              ||def_1600_2gb_fast_exit_pd_ddr4 ||def_1600_4gb_fast_exit_pd_ddr4 ||def_1600_8gb_fast_exit_pd_ddr4 );
define  def_MBARPC0Q_cfg_pup_pdn_dly5 = (def_1866_2gb                   ||def_1866_4gb                   ||def_1866_8gb                   ||def_1866_2gb_fast_exit_pd      ||def_1866_4gb_fast_exit_pd      ||def_1866_8gb_fast_exit_pd      ||def_1866_2gb_ddr4              ||def_1866_4gb_ddr4              ||def_1866_8gb_ddr4              ||def_1866_2gb_fast_exit_pd_ddr4 ||def_1866_4gb_fast_exit_pd_ddr4 ||def_1866_8gb_fast_exit_pd_ddr4 );
define  def_MBARPC0Q_cfg_pup_pdn_dly6 = (def_2133_2gb_ddr4              ||def_2133_4gb_ddr4              ||def_2133_8gb_ddr4              ||def_2400_2gb_ddr4              ||def_2400_4gb_ddr4              ||def_2400_8gb_ddr4              ||def_2133_2gb_fast_exit_pd_ddr4 ||def_2133_4gb_fast_exit_pd_ddr4 ||def_2133_8gb_fast_exit_pd_ddr4 ||def_2400_2gb_fast_exit_pd_ddr4 ||def_2400_4gb_fast_exit_pd_ddr4 ||def_2400_8gb_fast_exit_pd_ddr4 );

#3
#define  def_MBARPC0Q_cfg_pdn_pup_dly3 = (def_1066_2gb                       ||def_1066_2gb_fast_exit_pd          ||def_1066_4gb                       ||def_1066_4gb_fast_exit_pd          ||def_1066_8gb                       ||def_1066_8gb_fast_exit_pd         );

#define  def_MBARPC0Q_cfg_pdn_pup_dly4 = (def_1333_2gb                       ||def_1333_2gb_fast_exit_pd          ||def_1600_2gb                       ||def_1600_2gb_fast_exit_pd          ||def_1600_2gb_ddr4                  ||def_1600_2gb_fast_exit_pd_ddr4     ||def_1333_4gb                       ||def_1333_4gb_fast_exit_pd          ||def_1333_8gb                       ||def_1333_8gb_fast_exit_pd          ||def_1600_4gb                       ||def_1600_4gb_fast_exit_pd          ||def_1600_4gb_ddr4                  ||def_1600_4gb_fast_exit_pd_ddr4     ||def_1600_8gb                       ||def_1600_8gb_fast_exit_pd          ||def_1600_8gb_ddr4                  ||def_1600_8gb_fast_exit_pd_ddr4    );
#define  def_MBARPC0Q_cfg_pdn_pup_dly5 = (def_1866_2gb                       ||def_1866_2gb_fast_exit_pd          ||def_1866_2gb_ddr4                  ||def_1866_2gb_fast_exit_pd_ddr4     ||def_2133_2gb_ddr4                  ||def_2133_2gb_fast_exit_pd_ddr4     ||def_2400_2gb_ddr4                  ||def_2400_2gb_fast_exit_pd_ddr4     ||def_2133_4gb_fast_exit_pd_ddr4     ||def_2133_4gb_ddr4                  ||def_2400_4gb_ddr4                  ||def_2400_4gb_fast_exit_pd_ddr4     ||def_1866_4gb                       ||def_1866_4gb_fast_exit_pd          ||def_1866_4gb_ddr4                  ||def_1866_4gb_fast_exit_pd_ddr4     ||def_1866_8gb                       ||def_1866_8gb_fast_exit_pd          ||def_1866_8gb_ddr4                  ||def_1866_8gb_fast_exit_pd_ddr4     ||def_2133_8gb_fast_exit_pd_ddr4     ||def_2133_8gb_ddr4                  ||def_2400_8gb_ddr4                  ||def_2400_8gb_fast_exit_pd_ddr4    );

#3
define  def_MBARPC0Q_cfg_pdn_pup_dly3 = (def_MBARPC0Q_cfg_pup_pdn_dly3);

define  def_MBARPC0Q_cfg_pdn_pup_dly4 = (def_MBARPC0Q_cfg_pup_pdn_dly4);
define  def_MBARPC0Q_cfg_pdn_pup_dly5 = (def_MBARPC0Q_cfg_pup_pdn_dly5);
define  def_MBARPC0Q_cfg_pdn_pup_dly6 = (def_MBARPC0Q_cfg_pup_pdn_dly6);

# 13 -- old
#define  def_MBARPC0Q_cfg_pup_avail_dly13 = (def_1066_2gb                       )||(def_1066_4gb                       )||(def_1066_8gb);
#
#define  def_MBARPC0Q_cfg_pup_avail_dly4  = ((def_1066_2gb_fast_exit_pd          )||(def_1066_4gb_fast_exit_pd          )||(def_1066_8gb_fast_exit_pd          )||(def_1333_2gb_fast_exit_pd          )||(def_1333_4gb_fast_exit_pd          )||(def_1333_8gb_fast_exit_pd));
#define  def_MBARPC0Q_cfg_pup_avail_dly5  = ((def_1600_2gb_fast_exit_pd          )||(def_1600_2gb_fast_exit_pd_ddr4     )||(def_1600_4gb_fast_exit_pd          )||(def_1600_4gb_fast_exit_pd_ddr4     )||(def_1600_8gb_fast_exit_pd          )||(def_1600_8gb_fast_exit_pd_ddr4    ));
#define  def_MBARPC0Q_cfg_pup_avail_dly6  = ((def_1866_2gb_fast_exit_pd          )||(def_1866_2gb_fast_exit_pd_ddr4     )||(def_2133_2gb_fast_exit_pd_ddr4     )||(def_2400_2gb_fast_exit_pd_ddr4     )||(def_2133_4gb_fast_exit_pd_ddr4     )||(def_2400_4gb_fast_exit_pd_ddr4     )||(def_1866_4gb_fast_exit_pd          )||(def_1866_4gb_fast_exit_pd_ddr4     )||(def_1866_8gb_fast_exit_pd          )||(def_1866_8gb_fast_exit_pd_ddr4     )||(def_2133_8gb_fast_exit_pd_ddr4     )||(def_2400_8gb_fast_exit_pd_ddr4    ));
#define  def_MBARPC0Q_cfg_pup_avail_dly16 = ((def_1333_2gb                       )||(def_1333_4gb                       )||(def_1333_8gb));
#define  def_MBARPC0Q_cfg_pup_avail_dly20 = ((def_1600_2gb                       )||(def_1600_2gb_ddr4                  )||(def_1600_4gb                       )||(def_1600_4gb_ddr4                  )||(def_1600_8gb                       )||(def_1600_8gb_ddr4    ));
#define  def_MBARPC0Q_cfg_pup_avail_dly23 = ((def_1866_2gb                       )||(def_1866_2gb_ddr4                  )||(def_2133_2gb_ddr4                  )||(def_2400_2gb_ddr4                  )||(def_2133_4gb_ddr4                  )||(def_2400_4gb_ddr4                  )||(def_1866_4gb                       )||(def_1866_4gb_ddr4                  )||(def_1866_8gb                       )||(def_1866_8gb_ddr4                  )||(def_2133_8gb_ddr4                  )||(def_2400_8gb_ddr4    ));

# new
define  def_MBARPC0Q_cfg_pup_avail_dly4  = (        def_1066_2gb_fast_exit_pd      ||def_1066_4gb_fast_exit_pd      ||def_1066_8gb_fast_exit_pd      ||def_1333_2gb_fast_exit_pd      ||def_1333_4gb_fast_exit_pd      ||def_1333_8gb_fast_exit_pd      );
define  def_MBARPC0Q_cfg_pup_avail_dly5  = (        def_1600_2gb_fast_exit_pd      ||def_1600_4gb_fast_exit_pd      ||def_1600_8gb_fast_exit_pd      ||def_1600_2gb_fast_exit_pd_ddr4 ||def_1600_4gb_fast_exit_pd_ddr4 ||def_1600_8gb_fast_exit_pd_ddr4 );
define  def_MBARPC0Q_cfg_pup_avail_dly6  = (        def_1866_2gb_fast_exit_pd      ||def_1866_4gb_fast_exit_pd      ||def_1866_8gb_fast_exit_pd      ||def_1866_2gb_fast_exit_pd_ddr4 ||def_1866_4gb_fast_exit_pd_ddr4 ||def_1866_8gb_fast_exit_pd_ddr4 );
define  def_MBARPC0Q_cfg_pup_avail_dly7  = (        def_2133_2gb_fast_exit_pd_ddr4 ||def_2133_4gb_fast_exit_pd_ddr4 ||def_2133_8gb_fast_exit_pd_ddr4 );
define  def_MBARPC0Q_cfg_pup_avail_dly8  = (        def_2400_2gb_fast_exit_pd_ddr4 ||def_2400_4gb_fast_exit_pd_ddr4 ||def_2400_8gb_fast_exit_pd_ddr4 );
define  def_MBARPC0Q_cfg_pup_avail_dly13 = (        def_1066_2gb                   ||def_1066_4gb                   ||def_1066_8gb                   );
define  def_MBARPC0Q_cfg_pup_avail_dly16 = (        def_1333_2gb                   ||def_1333_4gb                   ||def_1333_8gb                   );
define  def_MBARPC0Q_cfg_pup_avail_dly20 = (        def_1600_2gb                   ||def_1600_4gb                   ||def_1600_8gb                   ||def_1600_2gb_ddr4              ||def_1600_4gb_ddr4              ||def_1600_8gb_ddr4              );
define  def_MBARPC0Q_cfg_pup_avail_dly23 = (        def_1866_2gb                   ||def_1866_4gb                   ||def_1866_8gb                   ||def_1866_2gb_ddr4              ||def_1866_4gb_ddr4              ||def_1866_8gb_ddr4              );
define  def_MBARPC0Q_cfg_pup_avail_dly26 = (        def_2133_2gb_ddr4              ||def_2133_4gb_ddr4              ||def_2133_8gb_ddr4              );
define  def_MBARPC0Q_cfg_pup_avail_dly29 = (        def_2400_2gb_ddr4              ||def_2400_4gb_ddr4              ||def_2400_8gb_ddr4              );


define  def_MBA_TMR0Q_Trrd_dly4 = ((def_1066_2gb                       )||(def_1066_2gb_fast_exit_pd          )||(def_1066_4gb                       )||(def_1066_4gb_fast_exit_pd          )||(def_1066_8gb                       )||(def_1066_8gb_fast_exit_pd         )||(def_1333_2gb                       )||(def_1333_2gb_fast_exit_pd          )||(def_1600_2gb_ddr4                  )||(def_1600_2gb_fast_exit_pd_ddr4     )||(def_1866_2gb_ddr4                  )||(def_1866_2gb_fast_exit_pd_ddr4     )||(def_2133_2gb_ddr4                  )||(def_2133_2gb_fast_exit_pd_ddr4     )||(def_2400_2gb_ddr4                  )||(def_2400_2gb_fast_exit_pd_ddr4     )||(def_1333_4gb                       )||(def_1333_4gb_fast_exit_pd          )||(def_1600_4gb_ddr4                  )||(def_1600_4gb_fast_exit_pd_ddr4     )||(def_2133_4gb_fast_exit_pd_ddr4     )||(def_2133_4gb_ddr4                  )||(def_2400_4gb_ddr4                  )||(def_1600_8gb_ddr4                  )||(def_1600_8gb_fast_exit_pd_ddr4     )||(def_2400_4gb_fast_exit_pd_ddr4     )||(def_1866_4gb_ddr4                  )||(def_1866_4gb_fast_exit_pd_ddr4     )||(def_1866_8gb_ddr4                  )||(def_1866_8gb_fast_exit_pd_ddr4     )||(def_2133_8gb_fast_exit_pd_ddr4     )||(def_2133_8gb_ddr4                  )||(def_2400_8gb_ddr4                  )||(def_2400_8gb_fast_exit_pd_ddr4    ));
define  def_MBA_TMR0Q_Trrd_dly5 = ((def_1600_2gb                       )||(def_1600_2gb_fast_exit_pd          )||(def_1333_8gb                       )||(def_1333_8gb_fast_exit_pd          )||(def_1600_4gb                       )||(def_1600_4gb_fast_exit_pd));
define  def_MBA_TMR0Q_Trrd_dly6 = ((def_1866_2gb                       )||(def_1866_2gb_fast_exit_pd          )||(def_1600_8gb                       )||(def_1600_8gb_fast_exit_pd          )||(def_1866_4gb                       )||(def_1866_4gb_fast_exit_pd));
define  def_MBA_TMR0Q_Trrd_dly7 = ((def_1866_8gb                       )||(def_1866_8gb_fast_exit_pd));


define  def_odt_mapping_1a           = (def_1a_1socket);
define  def_odt_mapping_1b1dimm      = (def_1b_1socket      ||def_3a_1socket      ||def_3a_1socket_ddr4 ||def_3b_1socket      ||def_3c_1socket_ddr4);
define  def_odt_mapping_1b2dimm      = (def_3c_2socket_ddr4   ||def_1b_2socket        ||def_3a_2socket        ||def_3a_2socket_ddr4   ||def_3b_2socket);
#define  def_odt_mapping_1bcdimm      = (def_1a_2socket        ||def_1b_cdimm        ||def_3a_cdimm        ||def_3a_ddr4_cdimm   ||def_3b_cdimm        ||def_3b_ddr4_cdimm   ||def_3c_cdimm        ||def_3c_ddr4_cdimm);
define  def_odt_mapping_1bcdimm      = (def_1a_2socket        ||def_3a_cdimm        ||def_3a_ddr4_cdimm   ||def_3b_cdimm        ||def_3b_ddr4_cdimm   ||def_3c_cdimm        ||def_3c_ddr4_cdimm);
define  def_odt_mapping_1c2dimm      = (def_1c_2socket);
define  def_odt_mapping_1c1dimm      = (def_1c_1socket);
define  def_odt_mapping_1ccdimm      = (def_1c_cdimm        ||def_4a_cdimm        ||def_4a_ddr4_cdimm   ||def_4b_ddr4_cdimm   ||def_4c_ddr4_cdimm);
define  def_odt_mapping_1dx82dimm    = (def_1d_2socket);
define  def_odt_mapping_1dx4         = (def_1d_1socket);
define  def_odt_mapping_2abc         = (def_2a_1socket      ||def_2a_2socket        ||def_2a_1socket_ddr4 ||def_2a_2socket_ddr4   ||def_2a_cdimm        ||def_2a_ddr4_cdimm   ||def_2b_1socket      ||def_2b_2socket        ||def_2b_1socket_ddr4 ||def_2b_2socket_ddr4   ||def_2b_cdimm        ||def_2b_ddr4_cdimm   ||def_2c_1socket      ||def_2c_2socket        ||def_2c_1socket_ddr4 ||def_2c_2socket_ddr4   ||def_2c_ddr4_cdimm);
define  def_odt_mapping_56781lrdm    = (def_5b_1socket      ||def_5c_1socket      ||def_7a_1socket      ||def_7a_1socket_ddr4 ||def_7b_1socket      ||def_7b_1socket_ddr4 ||def_7c_1socket      ||def_7c_1socket_ddr4);
define  def_odt_mapping_56782lrdm    = (def_5b_2socket        ||def_5c_2socket        ||def_7a_2socket        ||def_7a_2socket_ddr4   ||def_7b_2socket        ||def_7b_2socket_ddr4   ||def_7c_2socket        ||def_7c_2socket_ddr4);
define  def_odt_mapping_5d1dimm      = (def_5d_1socket);
define  def_odt_mapping_5d2dimm      = (def_5d_2socket);


## MCBIST address map defines
## cols
define  def_mcb_addr_col13_29 =  (ATTR_EFF_DRAM_COLS == 12);
define  def_mcb_addr_unset_col13 = ((ATTR_EFF_DRAM_COLS == 10) || (ATTR_EFF_DRAM_COLS == 11));

define  def_mcb_addr_col11_30 = ((ATTR_EFF_DRAM_COLS == 11) || (ATTR_EFF_DRAM_COLS == 12));
define  def_mcb_addr_unset_col11 =  (ATTR_EFF_DRAM_COLS == 10);


## banks
define  def_mcb_addr_bank3_27 =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16));
define  def_mcb_addr_bank3_26 =  ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16));
define  def_mcb_addr_bank3_25 =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16));
define  def_mcb_addr_unset_bank3 =  (ATTR_EFF_DRAM_BANKS == 8);

define  def_mcb_addr_bank2_28 =  ((ATTR_EFF_DRAM_COLS == 10) && ((ATTR_EFF_DRAM_BANKS == 16) || (ATTR_EFF_DRAM_BANKS == 8)));
define  def_mcb_addr_bank2_27 =  ((ATTR_EFF_DRAM_COLS == 11) && ((ATTR_EFF_DRAM_BANKS == 16) || (ATTR_EFF_DRAM_BANKS == 8)));
define  def_mcb_addr_bank2_26 =  ((ATTR_EFF_DRAM_COLS == 12) && ((ATTR_EFF_DRAM_BANKS == 16) || (ATTR_EFF_DRAM_BANKS == 8)));

define  def_mcb_addr_bank1_29 =  ((ATTR_EFF_DRAM_COLS == 10) && ((ATTR_EFF_DRAM_BANKS == 16) || (ATTR_EFF_DRAM_BANKS == 8)));
define  def_mcb_addr_bank1_28 =  ((ATTR_EFF_DRAM_COLS == 11) && ((ATTR_EFF_DRAM_BANKS == 16) || (ATTR_EFF_DRAM_BANKS == 8)));
define  def_mcb_addr_bank1_27 =  ((ATTR_EFF_DRAM_COLS == 12) && ((ATTR_EFF_DRAM_BANKS == 16) || (ATTR_EFF_DRAM_BANKS == 8)));

define  def_mcb_addr_bank0_30 =  ((ATTR_EFF_DRAM_COLS == 10) && ((ATTR_EFF_DRAM_BANKS == 16) || (ATTR_EFF_DRAM_BANKS == 8)));
define  def_mcb_addr_bank0_29 =  ((ATTR_EFF_DRAM_COLS == 11) && ((ATTR_EFF_DRAM_BANKS == 16) || (ATTR_EFF_DRAM_BANKS == 8)));
define  def_mcb_addr_bank0_28 =  ((ATTR_EFF_DRAM_COLS == 12) && ((ATTR_EFF_DRAM_BANKS == 16) || (ATTR_EFF_DRAM_BANKS == 8)));

## Rows
define  def_mcb_addr_row16_11 =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17));
define  def_mcb_addr_row16_10 = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row16_9  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row16_8  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17));
define  def_mcb_addr_unset_row16 = ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16));

define  def_mcb_addr_row15_12 =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row15_11 = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row15_10 = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row15_9  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_unset_row15 = ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15));

define  def_mcb_addr_row14_13 =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row14_12 = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row14_11 = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row14_10 =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_unset_row14 =  (ATTR_EFF_DRAM_ROWS == 14);

define  def_mcb_addr_row13_14 =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row13_13 = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row13_12 = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row13_11 =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row12_15 =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row12_14 = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row12_13 = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row12_12 =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row11_16 =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row11_15 = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row11_14 = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row11_13 =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row10_17 =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row10_16 = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row10_15 = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row10_14 =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row9_18  =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row9_17  = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row9_16  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row9_15  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row8_19  =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row8_18  = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row8_17  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row8_16  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row7_20  =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row7_19  = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row7_18  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row7_17  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row6_21  =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row6_20  = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row6_19  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row6_18  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row5_22  =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row5_21  = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row5_20  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row5_19  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row4_23  =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row4_22  = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row4_21  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row4_20  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row3_24  =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row3_23  = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row3_22  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row3_21  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row2_25  =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row2_24  = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row2_23  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row2_22  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row1_26  =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row1_25  = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row1_24  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row1_23  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row0_27  =  ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row0_26  = (((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row0_25  = (((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))) ||((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17))));
define  def_mcb_addr_row0_24  =  ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && ((ATTR_EFF_DRAM_ROWS == 14) || (ATTR_EFF_DRAM_ROWS == 15) || (ATTR_EFF_DRAM_ROWS == 16) || (ATTR_EFF_DRAM_ROWS == 17)));


define  def_mcb_srank0_unset    = ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 8);
define  def_mcb_srank1_unset    = ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 4);
define  def_mcb_srank2_unset    = ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2);

## SRANKS
#############################################  SRANK bits Col = 10 , banks = 16
define  def_mcb_addr_col10_bnk16_srank2_12  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col10_bnk16_srank1_11  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col10_bnk16_srank0_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col10_bnk16_srank2_11  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col10_bnk16_srank1_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col10_bnk16_srank0_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col10_bnk16_srank2_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col10_bnk16_srank1_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col10_bnk16_srank0_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col10_bnk16_srank2_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col10_bnk16_srank1_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col10_bnk16_srank0_7   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

#############################################   SRANK bits Col = 10 , banks = 8
define  def_mcb_addr_col10_bnk8_srank2_13  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col10_bnk8_srank1_12  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col10_bnk8_srank0_11  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col10_bnk8_srank2_12  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col10_bnk8_srank1_11  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col10_bnk8_srank0_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col10_bnk8_srank2_11  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col10_bnk8_srank1_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col10_bnk8_srank0_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col10_bnk8_srank2_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col10_bnk8_srank1_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col10_bnk8_srank0_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));

#############################################  SRANK bits Col = 11 , banks = 16
define  def_mcb_addr_col11_bnk16_srank2_11  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col11_bnk16_srank1_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col11_bnk16_srank0_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col11_bnk16_srank2_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col11_bnk16_srank1_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col11_bnk16_srank0_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col11_bnk16_srank2_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col11_bnk16_srank1_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col11_bnk16_srank0_7   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col11_bnk16_srank2_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col11_bnk16_srank1_7   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col11_bnk16_srank0_6   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

#############################################   SRANK bits Col = 11 , banks = 8
define  def_mcb_addr_col11_bnk8_srank2_12  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col11_bnk8_srank1_11  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col11_bnk8_srank0_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col11_bnk8_srank2_11  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col11_bnk8_srank1_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col11_bnk8_srank0_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col11_bnk8_srank2_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col11_bnk8_srank1_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col11_bnk8_srank0_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col11_bnk8_srank2_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col11_bnk8_srank1_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col11_bnk8_srank0_7   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));

#############################################  SRANK bits Col = 12 , banks = 16
define  def_mcb_addr_col12_bnk16_srank2_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col12_bnk16_srank1_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col12_bnk16_srank0_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col12_bnk16_srank2_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col12_bnk16_srank1_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col12_bnk16_srank0_7   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col12_bnk16_srank2_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col12_bnk16_srank1_7   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col12_bnk16_srank0_6   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col12_bnk16_srank2_7   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col12_bnk16_srank1_6   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col12_bnk16_srank0_5   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

#############################################   SRANK bits Col = 12 , banks = 8
define  def_mcb_addr_col12_bnk8_srank2_11  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col12_bnk8_srank1_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col12_bnk8_srank0_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_col12_bnk8_srank2_10  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col12_bnk8_srank1_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col12_bnk8_srank0_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_col12_bnk8_srank2_9   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col12_bnk8_srank1_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col12_bnk8_srank0_7   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_col12_bnk8_srank2_8   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 1) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col12_bnk8_srank1_7   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 3) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_col12_bnk8_srank0_6   = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) > 7) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8) && (ATTR_EFF_DRAM_ROWS == 17)));

### MRANKS

define  def_mcb_mrank1_unset    = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 8);
define  def_mcb_mrank2_unset    = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 4);
define  def_mcb_mrank3_unset    = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 0);

#############################################  MRANK bits Col = 10 , banks = 16
define  def_mcb_addr_row14_col10_bnk16_mrank3_12  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk16_mrank2_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk16_mrank1_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col10_bnk16_mrank3_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk16_mrank2_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk16_mrank1_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col10_bnk16_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk16_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk16_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col10_bnk16_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk16_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk16_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row15_col10_bnk16_mrank3_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk16_mrank2_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk16_mrank1_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col10_bnk16_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk16_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk16_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col10_bnk16_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk16_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk16_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col10_bnk16_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk16_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk16_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row16_col10_bnk16_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk16_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk16_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col10_bnk16_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk16_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk16_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col10_bnk16_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk16_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk16_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col10_bnk16_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk16_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk16_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row17_col10_bnk16_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk16_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk16_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col10_bnk16_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk16_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk16_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col10_bnk16_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk16_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk16_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col10_bnk16_mrank3_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk16_mrank2_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk16_mrank1_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

#############################################   MRANK bits Col = 10 , banks = 8
define  def_mcb_addr_row14_col10_bnk8_mrank3_13  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk8_mrank2_12  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk8_mrank1_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col10_bnk8_mrank3_12  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk8_mrank2_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk8_mrank1_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col10_bnk8_mrank3_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk8_mrank2_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk8_mrank1_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col10_bnk8_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk8_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col10_bnk8_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row15_col10_bnk8_mrank3_12  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk8_mrank2_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk8_mrank1_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col10_bnk8_mrank3_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk8_mrank2_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk8_mrank1_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col10_bnk8_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk8_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk8_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col10_bnk8_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk8_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col10_bnk8_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));


define  def_mcb_addr_row16_col10_bnk8_mrank3_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk8_mrank2_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk8_mrank1_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col10_bnk8_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk8_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk8_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col10_bnk8_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk8_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk8_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col10_bnk8_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk8_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col10_bnk8_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row17_col10_bnk8_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk8_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk8_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col10_bnk8_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk8_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk8_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col10_bnk8_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk8_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk8_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col10_bnk8_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk8_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col10_bnk8_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 10) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

#############################################  MRANK bits Col = 11 , banks = 16
define  def_mcb_addr_row14_col11_bnk16_mrank3_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk16_mrank2_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk16_mrank1_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col11_bnk16_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk16_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk16_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col11_bnk16_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk16_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk16_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col11_bnk16_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk16_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk16_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row15_col11_bnk16_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk16_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk16_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col11_bnk16_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk16_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk16_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col11_bnk16_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk16_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk16_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col11_bnk16_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk16_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk16_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row16_col11_bnk16_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk16_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk16_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col11_bnk16_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk16_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk16_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col11_bnk16_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk16_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk16_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col11_bnk16_mrank3_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk16_mrank2_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk16_mrank1_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row17_col11_bnk16_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk16_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk16_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col11_bnk16_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk16_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk16_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col11_bnk16_mrank3_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk16_mrank2_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk16_mrank1_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col11_bnk16_mrank3_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk16_mrank2_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk16_mrank1_3   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

#############################################   MRANK bits Col = 11 , banks = 8
define  def_mcb_addr_row14_col11_bnk8_mrank3_12  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk8_mrank2_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk8_mrank1_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col11_bnk8_mrank3_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk8_mrank2_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk8_mrank1_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col11_bnk8_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk8_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk8_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col11_bnk8_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk8_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col11_bnk8_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row15_col11_bnk8_mrank3_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk8_mrank2_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk8_mrank1_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col11_bnk8_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk8_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk8_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col11_bnk8_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk8_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk8_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col11_bnk8_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk8_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col11_bnk8_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row16_col11_bnk8_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk8_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk8_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col11_bnk8_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk8_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk8_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col11_bnk8_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk8_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk8_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col11_bnk8_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk8_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col11_bnk8_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row17_col11_bnk8_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk8_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk8_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col11_bnk8_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk8_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk8_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col11_bnk8_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk8_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk8_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col11_bnk8_mrank3_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk8_mrank2_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col11_bnk8_mrank1_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 11) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

#############################################  MRANK bits Col = 12 , banks = 16
define  def_mcb_addr_row14_col12_bnk16_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk16_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk16_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col12_bnk16_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk16_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk16_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col12_bnk16_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk16_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk16_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col12_bnk16_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk16_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk16_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row15_col12_bnk16_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk16_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk16_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col12_bnk16_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk16_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk16_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col12_bnk16_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk16_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk16_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col12_bnk16_mrank3_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk16_mrank2_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk16_mrank1_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row16_col12_bnk16_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk16_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk16_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col12_bnk16_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk16_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk16_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col12_bnk16_mrank3_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk16_mrank2_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk16_mrank1_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col12_bnk16_mrank3_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk16_mrank2_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk16_mrank1_3   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row17_col12_bnk16_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk16_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk16_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col12_bnk16_mrank3_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk16_mrank2_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk16_mrank1_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col12_bnk16_mrank3_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk16_mrank2_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk16_mrank1_3   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col12_bnk16_mrank3_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk16_mrank2_3   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk16_mrank1_2   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 16) && (ATTR_EFF_DRAM_ROWS == 17)));

#############################################   MRANK bits Col = 12 , banks = 8
define  def_mcb_addr_row14_col12_bnk8_mrank3_11  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk8_mrank2_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk8_mrank1_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col12_bnk8_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk8_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk8_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col12_bnk8_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk8_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk8_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row14_col12_bnk8_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk8_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));
define  def_mcb_addr_row14_col12_bnk8_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 14)));

define  def_mcb_addr_row15_col12_bnk8_mrank3_10  = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk8_mrank2_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk8_mrank1_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col12_bnk8_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk8_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk8_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col12_bnk8_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk8_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk8_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row15_col12_bnk8_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk8_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));
define  def_mcb_addr_row15_col12_bnk8_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 15)));

define  def_mcb_addr_row16_col12_bnk8_mrank3_9   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk8_mrank2_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk8_mrank1_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col12_bnk8_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk8_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk8_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col12_bnk8_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk8_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk8_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row16_col12_bnk8_mrank3_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk8_mrank2_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));
define  def_mcb_addr_row16_col12_bnk8_mrank1_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 16)));

define  def_mcb_addr_row17_col12_bnk8_mrank3_8   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk8_mrank2_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk8_mrank1_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) < 2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col12_bnk8_mrank3_7   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk8_mrank2_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk8_mrank1_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==2) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col12_bnk8_mrank3_6   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk8_mrank2_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk8_mrank1_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==4) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

define  def_mcb_addr_row17_col12_bnk8_mrank3_5   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 0) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk8_mrank2_4   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 3) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));
define  def_mcb_addr_row17_col12_bnk8_mrank1_3   = ((ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0] > 7) && ((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) ==8) && ((ATTR_EFF_DRAM_COLS == 12) && (ATTR_EFF_DRAM_BANKS == 8 ) && (ATTR_EFF_DRAM_ROWS == 17)));

# ADDRESS setup for different SCHMOO setting
define  def_mcb_addr_total28_max28  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) <  2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 28 ));
define  def_mcb_addr_total28_max29  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 28 ));
define  def_mcb_addr_total28_max30  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 4) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 28 ));
define  def_mcb_addr_total28_max31  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 8) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 28 ));

define  def_mcb_addr_total27_max27  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) <  2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 27 ));
define  def_mcb_addr_total27_max28  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 27 ));
define  def_mcb_addr_total27_max29  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 4) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 27 ));
define  def_mcb_addr_total27_max30  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 8) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 27 ));

define  def_mcb_addr_total26_max26  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) <  2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 26 ));
define  def_mcb_addr_total26_max27  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 26 ));
define  def_mcb_addr_total26_max28  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 4) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 26 ));
define  def_mcb_addr_total26_max29  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 8) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 26 ));

define  def_mcb_addr_total25_max25  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) <  2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 25 ));
define  def_mcb_addr_total25_max26  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 25 ));
define  def_mcb_addr_total25_max27  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 4) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 25 ));
define  def_mcb_addr_total25_max28  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 8) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 25 ));

define  def_mcb_addr_total24_max24  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) <  2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 24 ));
define  def_mcb_addr_total24_max25  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 24 ));
define  def_mcb_addr_total24_max26  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 4) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 24 ));
define  def_mcb_addr_total24_max27  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 8) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 24 ));

define  def_mcb_addr_total23_max23  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) <  2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 23 ));
define  def_mcb_addr_total23_max24  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 23 ));
define  def_mcb_addr_total23_max25  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 4) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 23 ));
define  def_mcb_addr_total23_max26  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 8) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 23 ));

define  def_mcb_addr_total22_max22  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) <  2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 22 ));
define  def_mcb_addr_total22_max23  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 2) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 22 ));
define  def_mcb_addr_total22_max24  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 4) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 22 ));
define  def_mcb_addr_total22_max25  = (((ATTR_EFF_NUM_RANKS_PER_DIMM[0][0] - ATTR_EFF_NUM_MASTER_RANKS_PER_DIMM[0][0]) == 8) && (((ATTR_EFF_DRAM_COLS - 3) + (ATTR_EFF_DRAM_BANKS/4) + ATTR_EFF_DRAM_ROWS) == 22 ));

#######################################
#MBA01 MBASRQ Base Address:  0x03010416
#MBA23 MBASRQ Base Address:  0x03010C16
#######################################
#
#Register Name	N/M Throttling Control
#Mnemonic	MBA_FARB3Q
#Attributes	PAR:EVEN	Bit	Field Mnemonic	Attribute or Setting to use
#Description	N/M throttling control (Centaur only)
#		0:14	cfg_nm_n_per_mba	MSS_MEM_THROTTLE_NUMERATOR_PER_MBA
#		15:30	cfg_nm_n_per_chip	MSS_MEM_THROTTLE_NUMERATOR_PER_CHIP
#		31:44	cfg_nm_m	MSS_MEM_THROTTLE_DENOMINATOR
#		51	cfg_nm_per_slot_enabled	1
#		52	cfg_nm_count_other_mba_dis	Set to 0 for CDIMM, Set to 1 for everything else


scom 0x03010416     {
    bits    ,   scom_data                                 ,       ATTR_FUNCTIONAL,     expr;
    0:14    ,   ATTR_MSS_MEM_THROTTLE_NUMERATOR_PER_MBA   ,            1            ,     any;          # cfg_nm_n_per_mba	MSS_MEM_THROTTLE_NUMERATOR_PER_MBA
    15:30   ,   ATTR_MSS_MEM_THROTTLE_NUMERATOR_PER_CHIP  ,            1            ,     any;          # cfg_nm_n_per_chip	MSS_MEM_THROTTLE_NUMERATOR_PER_CHIP
    31:44   ,   ATTR_MSS_MEM_THROTTLE_DENOMINATOR         ,            1            ,     any;          # cfg_nm_m	MSS_MEM_THROTTLE_DENOMINATOR
    51      ,   0b1                                       ,            1            ,     any;          # cfg_nm_per_slot_enabled	1
    52      ,   0b0                                       ,            1            ,     (ATTR_EFF_DIMM_TYPE == 0);          # cfg_nm_count_other_mba_dis	Set to 0 for CDIMM, Set to 1 for everything else
    52      ,   0b1                                       ,            1            ,     ((ATTR_EFF_DIMM_TYPE == 1) || (ATTR_EFF_DIMM_TYPE == 2) || (ATTR_EFF_DIMM_TYPE == 3));          # cfg_nm_count_other_mba_dis	Set to 0 for CDIMM, Set to 1 for everything else
}

# ATTR_EFF_DIMM_TYPE
# CDIMM = 0, RDIMM = 1, UDIMM = 2, LRDIMM = 3
###################################
# Turn on DDR PHY clks
###################################
# Name = MBA01.MBA_MCBIST.SCOMFIR.CCS_MODEQ_Q(0:63) (scomdef)
# Turn on DDR phy clk p and n

scom 0x030106A7     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
    4:5     ,   0b01        ,            1            ,     any;          # ddr_dphy_nclk  00 = off , 01 = on
    6:7     ,   0b10        ,            1            ,     any;          # ddr_dphy_pclk  00 = off , 10 = on
	52		,	0b1			,			 1			  ,		any;		  # RAS# high
	53		,	0b1			,			 1			  ,		any;		  # CAS# high
	54		,	0b1			,			 1			  ,		any;		  # WE# high
}


###################################
# MBA chip select mapping tables  #
###################################

# Name = MBA01.FARB.FARB_CS (scomdef)
# MBA_FARB1Q Slot0, Master Rank 0/2 chip select programming
#
scom 0x03010414     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,    expr;
    0:5     ,   0b011100,             1            ,      (def_C3b                                == 1);          # cfg_M0S0_cs
    0:5     ,   0b011100,             1            ,      (def_C3c                                == 1);          # cfg_M0S0_cs
    0:5     ,   0b010000,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M0S0_cs
    0:5     ,   0b010100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M0S0_cs
    0:5     ,   0b011100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M0S0_cs
    0:5     ,   0b010000,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M0S0_cs
    0:5     ,   0b010000,             1            ,      (def_IS5D                               == 1);          # cfg_M0S0_cs
    0:5     ,   0b010000,             1            ,      (def_IS7C                               == 1);          # cfg_M0S0_cs
    0:5     ,   0b011100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M0S0_cs
    6:11    ,   0b101100,             1            ,      (def_C3b                                == 1);          # cfg_M0S1_cs
    6:11    ,   0b101100,             1            ,      (def_C3c                                == 1);          # cfg_M0S1_cs
    6:11    ,   0b011000,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M0S1_cs
    6:11    ,   0b011100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M0S1_cs
    6:11    ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M0S1_cs
    6:11    ,   0b011000,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M0S1_cs
    6:11    ,   0b011000,             1            ,      (def_IS5D                               == 1);          # cfg_M0S1_cs
    6:11    ,   0b011000,             1            ,      (def_IS7C                               == 1);          # cfg_M0S1_cs
    6:11    ,   0b110100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M0S1_cs
    12:17   ,   0b110100,             1            ,      (def_C3b                                == 1);          # cfg_M0S2_cs
    12:17   ,   0b110100,             1            ,      (def_C3c                                == 1);          # cfg_M0S2_cs
    12:17   ,   0b010100,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M0S2_cs
    12:17   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M0S2_cs
    12:17   ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M0S2_cs
    12:17   ,   0b010100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M0S2_cs
    12:17   ,   0b010100,             1            ,      (def_IS5D                               == 1);          # cfg_M0S2_cs
    12:17   ,   0b010100,             1            ,      (def_IS7C                               == 1);          # cfg_M0S2_cs
    12:17   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M0S2_cs
    18:23   ,   0b111000,             1            ,      (def_C3b                                == 1);          # cfg_M0S3_cs
    18:23   ,   0b111000,             1            ,      (def_C3c                                == 1);          # cfg_M0S3_cs
    18:23   ,   0b011100,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M0S3_cs
    18:23   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M0S3_cs
    18:23   ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M0S3_cs
    18:23   ,   0b011100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M0S3_cs
    18:23   ,   0b011100,             1            ,      (def_IS5D                               == 1);          # cfg_M0S3_cs
    18:23   ,   0b011100,             1            ,      (def_IS7C                               == 1);          # cfg_M0S3_cs
    18:23   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M0S3_cs
    24:29   ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M0S4_cs
    24:29   ,   0b011110,             1            ,      (def_C3c                                == 1);          # cfg_M0S4_cs
    24:29   ,   0b010001,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M0S4_cs
    24:29   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M0S4_cs
    24:29   ,   0b110100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M0S4_cs
    24:29   ,   0b111100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M0S4_cs
    24:29   ,   0b100000,             1            ,      (def_IS5D                               == 1);          # cfg_M0S4_cs
    24:29   ,   0b010010,             1            ,      (def_IS7C                               == 1);          # cfg_M0S4_cs
    24:29   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M0S4_cs
    30:35   ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M0S5_cs
    30:35   ,   0b101110,             1            ,      (def_C3c                                == 1);          # cfg_M0S5_cs
    30:35   ,   0b011001,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M0S5_cs
    30:35   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M0S5_cs
    30:35   ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M0S5_cs
    30:35   ,   0b111100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M0S5_cs
    30:35   ,   0b101000,             1            ,      (def_IS5D                               == 1);          # cfg_M0S5_cs
    30:35   ,   0b011010,             1            ,      (def_IS7C                               == 1);          # cfg_M0S5_cs
    30:35   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M0S5_cs
    36:41   ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M0S6_cs
    36:41   ,   0b110110,             1            ,      (def_C3c                                == 1);          # cfg_M0S6_cs
    36:41   ,   0b010101,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M0S6_cs
    36:41   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M0S6_cs
    36:41   ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M0S6_cs
    36:41   ,   0b111100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M0S6_cs
    36:41   ,   0b100100,             1            ,      (def_IS5D                               == 1);          # cfg_M0S6_cs
    36:41   ,   0b010110,             1            ,      (def_IS7C                               == 1);          # cfg_M0S6_cs
    36:41   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M0S6_cs
    42:47   ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M0S7_cs
    42:47   ,   0b111010,             1            ,      (def_C3c                                == 1);          # cfg_M0S7_cs
    42:47   ,   0b011101,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M0S7_cs
    42:47   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M0S7_cs
    42:47   ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M0S7_cs
    42:47   ,   0b111100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M0S7_cs
    42:47   ,   0b101100,             1            ,      (def_IS5D                               == 1);          # cfg_M0S7_cs
    42:47   ,   0b011110,             1            ,      (def_IS7C                               == 1);          # cfg_M0S7_cs
    42:47   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M0S7_cs
    48:51   ,   0b1111,               1            ,      (def_C3b                                == 1);          # cfg_cs_s0_mask
    48:51   ,   0b1111,               1            ,      (def_C3c                                == 1);          # cfg_cs_s0_mask
    48:51   ,   0b1100,               1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_cs_s0_mask
    48:51   ,   0b1101,               1            ,      (def_C4A_ddr4                           == 1);          # cfg_cs_s0_mask
    48:51   ,   0b1111,               1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_cs_s0_mask
    48:51   ,   0b1100,               1            ,      (def_IS3b_IS7b                          == 1);          # cfg_cs_s0_mask
    48:51   ,   0b1100,               1            ,      (def_IS5D                               == 1);          # cfg_cs_s0_mask
    48:51   ,   0b1100,               1            ,      (def_IS7C                               == 1);          # cfg_cs_s0_mask
    48:51   ,   0b1111,               1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_cs_s0_mask
    52      ,   0b0   ,               1            ,      (def_C3b                                == 1);          # MBA_FARB1Q_CFG_S0_DIS_SMDR
    52      ,   0b0   ,               1            ,      (def_C3c                                == 1);          # MBA_FARB1Q_CFG_S0_DIS_SMDR
    52      ,   0b0   ,               1            ,      (def_C3c_C4C_ddr4                       == 1);          # MBA_FARB1Q_CFG_S0_DIS_SMDR
    52      ,   0b0   ,               1            ,      (def_C4A_ddr4                           == 1);          # MBA_FARB1Q_CFG_S0_DIS_SMDR
    52      ,   0b0   ,               1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # MBA_FARB1Q_CFG_S0_DIS_SMDR
    52      ,   0b0   ,               1            ,      (def_IS3b_IS7b                          == 1);          # MBA_FARB1Q_CFG_S0_DIS_SMDR
    52      ,   0b1   ,               1            ,      (def_IS5D                               == 1);          # MBA_FARB1Q_CFG_S0_DIS_SMDR
    52      ,   0b0   ,               1            ,      (def_IS7C                               == 1);          # MBA_FARB1Q_CFG_S0_DIS_SMDR
    52      ,   0b0   ,               1            ,      (def_IS7a_C4a_C3a                       == 1);          # MBA_FARB1Q_CFG_S0_DIS_SMDR
}


# MBA_FARB2Q Slot0, Master Rank 1/3 chip select programming
#
scom 0x03010415     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,    expr;
    0:5     ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M1S0_cs
    0:5     ,   0b111100,             1            ,      (def_C3c                                == 1);          # cfg_M1S0_cs
    0:5     ,   0b100000,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M1S0_cs
    0:5     ,   0b100100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M1S0_cs
    0:5     ,   0b101100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M1S0_cs
    0:5     ,   0b100000,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M1S0_cs
    0:5     ,   0b111100,             1            ,      (def_IS5D                               == 1);          # cfg_M1S0_cs
    0:5     ,   0b100000,             1            ,      (def_IS7C                               == 1);          # cfg_M1S0_cs
    0:5     ,   0b101100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M1S0_cs
    6:11    ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M1S1_cs
    6:11    ,   0b111100,             1            ,      (def_C3c                                == 1);          # cfg_M1S1_cs
    6:11    ,   0b101000,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M1S1_cs
    6:11    ,   0b101100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M1S1_cs
    6:11    ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M1S1_cs
    6:11    ,   0b101000,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M1S1_cs
    6:11    ,   0b111100,             1            ,      (def_IS5D                               == 1);          # cfg_M1S1_cs
    6:11    ,   0b101000,             1            ,      (def_IS7C                               == 1);          # cfg_M1S1_cs
    6:11    ,   0b111000,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M1S1_cs
    12:17   ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M1S2_cs
    12:17   ,   0b111100,             1            ,      (def_C3c                                == 1);          # cfg_M1S2_cs
    12:17   ,   0b100100,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M1S2_cs
    12:17   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M1S2_cs
    12:17   ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M1S2_cs
    12:17   ,   0b100100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M1S2_cs
    12:17   ,   0b111100,             1            ,      (def_IS5D                               == 1);          # cfg_M1S2_cs
    12:17   ,   0b100100,             1            ,      (def_IS7C                               == 1);          # cfg_M1S2_cs
    12:17   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M1S2_cs
    18:23   ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M1S3_cs
    18:23   ,   0b111100,             1            ,      (def_C3c                                == 1);          # cfg_M1S3_cs
    18:23   ,   0b101100,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M1S3_cs
    18:23   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M1S3_cs
    18:23   ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M1S3_cs
    18:23   ,   0b101100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M1S3_cs
    18:23   ,   0b111100,             1            ,      (def_IS5D                               == 1);          # cfg_M1S3_cs
    18:23   ,   0b101100,             1            ,      (def_IS7C                               == 1);          # cfg_M1S3_cs
    18:23   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M1S3_cs
    24:29   ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M1S4_cs
    24:29   ,   0b111100,             1            ,      (def_C3c                                == 1);          # cfg_M1S4_cs
    24:29   ,   0b100001,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M1S4_cs
    24:29   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M1S4_cs
    24:29   ,   0b011100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M1S4_cs
    24:29   ,   0b111100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M1S4_cs
    24:29   ,   0b111100,             1            ,      (def_IS5D                               == 1);          # cfg_M1S4_cs
    24:29   ,   0b100010,             1            ,      (def_IS7C                               == 1);          # cfg_M1S4_cs
    24:29   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M1S4_cs
    30:35   ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M1S5_cs
    30:35   ,   0b111100,             1            ,      (def_C3c                                == 1);          # cfg_M1S5_cs
    30:35   ,   0b101001,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M1S5_cs
    30:35   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M1S5_cs
    30:35   ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M1S5_cs
    30:35   ,   0b111100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M1S5_cs
    30:35   ,   0b111100,             1            ,      (def_IS5D                               == 1);          # cfg_M1S5_cs
    30:35   ,   0b101010,             1            ,      (def_IS7C                               == 1);          # cfg_M1S5_cs
    30:35   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M1S5_cs
    36:41   ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M1S6_cs
    36:41   ,   0b111100,             1            ,      (def_C3c                                == 1);          # cfg_M1S6_cs
    36:41   ,   0b100101,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M1S6_cs
    36:41   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M1S6_cs
    36:41   ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M1S6_cs
    36:41   ,   0b111100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M1S6_cs
    36:41   ,   0b111100,             1            ,      (def_IS5D                               == 1);          # cfg_M1S6_cs
    36:41   ,   0b100110,             1            ,      (def_IS7C                               == 1);          # cfg_M1S6_cs
    36:41   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M1S6_cs
    42:47   ,   0b111100,             1            ,      (def_C3b                                == 1);          # cfg_M1S7_cs
    42:47   ,   0b111100,             1            ,      (def_C3c                                == 1);          # cfg_M1S7_cs
    42:47   ,   0b101101,             1            ,      (def_C3c_C4C_ddr4                       == 1);          # cfg_M1S7_cs
    42:47   ,   0b111100,             1            ,      (def_C4A_ddr4                           == 1);          # cfg_M1S7_cs
    42:47   ,   0b111100,             1            ,      (def_IS1A_IS1B_IS1D_C1A_C1B_C1C_C1D_C5C == 1);          # cfg_M1S7_cs
    42:47   ,   0b111100,             1            ,      (def_IS3b_IS7b                          == 1);          # cfg_M1S7_cs
    42:47   ,   0b111100,             1            ,      (def_IS5D                               == 1);          # cfg_M1S7_cs
    42:47   ,   0b101110,             1            ,      (def_IS7C                               == 1);          # cfg_M1S7_cs
    42:47   ,   0b111100,             1            ,      (def_IS7a_C4a_C3a                       == 1);          # cfg_M1S7_cs
}






###########################
# MBA timer values        #
###########################

# eventually these timer settings will need to be generated from attributes
# but for the 2/12 initfile these are coded the same as the ddr3_1600_10_10_10_2N dial for vbu testing

# MBA_TMR0Q  mba01 timer settings
#< B0.C0.M00A.CENTAUR.MBU.MBA23.MBA_SRQ.MBA_TMR0Q(0:63) = 0x4479976DB5447445
#> B0.C0.M00A.CENTAUR.MBU.MBA23.MBA_SRQ.MBA_TMR0Q(0:63) = 0x4479996DB5447445
#
scom 0x0301040B     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,    expr;
    0:3     ,   0b0100     ,             1            ,   any; # RRSMSR_dly is 4 for all cfgs     1                                                      D
    4:7     ,   0b0100     ,             1            ,   any; # RRSMDR_dly is 4 for all cfgs     2                                                      D
    8:11    ,   0b0111     ,             1            ,   (CENTAUR.ATTR_MSS_FREQ == 1066) || (CENTAUR.ATTR_MSS_FREQ == 1333) || (CENTAUR.ATTR_MSS_FREQ == 1600); # RRDM_dly     3    D
    8:11    ,   0b1000     ,             1            ,   (CENTAUR.ATTR_MSS_FREQ == 1866) || (CENTAUR.ATTR_MSS_FREQ == 2133); # RRDM_dly     3                             D
    8:11    ,   0b1001     ,             1            ,   (CENTAUR.ATTR_MSS_FREQ == 2400); # RRDM_dly     3                                                      D
    12:15   ,   0b0001     ,             1            ,   (def_mba_tmr0q_RW_dlys7  == 1); # RWSMSR_dly   4
    12:15   ,   0b1000     ,             1            ,   (def_mba_tmr0q_RW_dlys8  == 1); # RWSMSR_dly   4
    12:15   ,   0b1001     ,             1            ,   (def_mba_tmr0q_RW_dlys9  == 1); # RWSMSR_dly   4
    12:15   ,   0b1010     ,             1            ,   (def_mba_tmr0q_RW_dlys10 == 1); # RWSMSR_dly   4
    12:15   ,   0b1011     ,             1            ,   (def_mba_tmr0q_RW_dlys11 == 1); # RWSMSR_dly   4
    12:15   ,   0b1100     ,             1            ,   (def_mba_tmr0q_RW_dlys12 == 1); # RWSMSR_dly   4
    12:15   ,   0b1101     ,             1            ,   (def_mba_tmr0q_RW_dlys13 == 1); # RWSMSR_dly   4
    12:15   ,   0b1110     ,             1            ,   (def_mba_tmr0q_RW_dlys14 == 1); # RWSMSR_dly   4
    12:15   ,   0b1111     ,             1            ,   (def_mba_tmr0q_RW_dlys15 == 1); # RWSMSR_dly   4
    16:19   ,   0b0001     ,             1            ,   (def_mba_tmr0q_RW_dlys7  == 1); # RWSMDR_dly   5
    16:19   ,   0b1000     ,             1            ,   (def_mba_tmr0q_RW_dlys8  == 1); # RWSMDR_dly   5
    16:19   ,   0b1001     ,             1            ,   (def_mba_tmr0q_RW_dlys9  == 1); # RWSMDR_dly   5
    16:19   ,   0b1010     ,             1            ,   (def_mba_tmr0q_RW_dlys10 == 1); # RWSMDR_dly   5
    16:19   ,   0b1011     ,             1            ,   (def_mba_tmr0q_RW_dlys11 == 1); # RWSMDR_dly   5
    16:19   ,   0b1100     ,             1            ,   (def_mba_tmr0q_RW_dlys12 == 1); # RWSMDR_dly   5
    16:19   ,   0b1101     ,             1            ,   (def_mba_tmr0q_RW_dlys13 == 1); # RWSMDR_dly   5
    16:19   ,   0b1110     ,             1            ,   (def_mba_tmr0q_RW_dlys14 == 1); # RWSMDR_dly   5
    16:19   ,   0b1111     ,             1            ,   (def_mba_tmr0q_RW_dlys15 == 1); # RWSMDR_dly   5
    20:23   ,   0b0001     ,             1            ,   (def_mba_tmr0q_RW_dlys7  == 1); # RWDM_dly	 6
    20:23   ,   0b1000     ,             1            ,   (def_mba_tmr0q_RW_dlys8  == 1); # RWDM_dly	 6
    20:23   ,   0b1001     ,             1            ,   (def_mba_tmr0q_RW_dlys9  == 1); # RWDM_dly	 6
    20:23   ,   0b1010     ,             1            ,   (def_mba_tmr0q_RW_dlys10 == 1); # RWDM_dly	 6
    20:23   ,   0b1011     ,             1            ,   (def_mba_tmr0q_RW_dlys11 == 1); # RWDM_dly	 6
    20:23   ,   0b1100     ,             1            ,   (def_mba_tmr0q_RW_dlys12 == 1); # RWDM_dly	 6
    20:23   ,   0b1101     ,             1            ,   (def_mba_tmr0q_RW_dlys13 == 1); # RWDM_dly	 6
    20:23   ,   0b1110     ,             1            ,   (def_mba_tmr0q_RW_dlys14 == 1); # RWDM_dly	 6
    20:23   ,   0b1111     ,             1            ,   (def_mba_tmr0q_RW_dlys15 == 1); # RWDM_dly	 6
    24:29   ,   0b010011   ,             1            ,   (def_mba_tmr0q_WRSM_dlys19 == 1); # WRSMSR_dly   7
    24:29   ,   0b010100   ,             1            ,   (def_mba_tmr0q_WRSM_dlys20 == 1); # WRSMSR_dly   7
    24:29   ,   0b010101   ,             1            ,   (def_mba_tmr0q_WRSM_dlys21 == 1); # WRSMSR_dly   7
    24:29   ,   0b010111   ,             1            ,   (def_mba_tmr0q_WRSM_dlys23 == 1); # WRSMSR_dly   7
    24:29   ,   0b011000   ,             1            ,   (def_mba_tmr0q_WRSM_dlys24 == 1); # WRSMSR_dly   7
    24:29   ,   0b011001   ,             1            ,   (def_mba_tmr0q_WRSM_dlys25 == 1); # WRSMSR_dly   7
    24:29   ,   0b011010   ,             1            ,   (def_mba_tmr0q_WRSM_dlys26 == 1); # WRSMSR_dly   7
    24:29   ,   0b011011   ,             1            ,   (def_mba_tmr0q_WRSM_dlys27 == 1); # WRSMSR_dly   7
    24:29   ,   0b011100   ,             1            ,   (def_mba_tmr0q_WRSM_dlys28 == 1); # WRSMSR_dly   7
    24:29   ,   0b011101   ,             1            ,   (def_mba_tmr0q_WRSM_dlys29 == 1); # WRSMSR_dly   7
    24:29   ,   0b011110   ,             1            ,   (def_mba_tmr0q_WRSM_dlys30 == 1); # WRSMSR_dly   7
    24:29   ,   0b011111   ,             1            ,   (def_mba_tmr0q_WRSM_dlys31 == 1); # WRSMSR_dly   7
    24:29   ,   0b100000   ,             1            ,   (def_mba_tmr0q_WRSM_dlys32 == 1); # WRSMSR_dly   7
    24:29   ,   0b100001   ,             1            ,   (def_mba_tmr0q_WRSM_dlys33 == 1); # WRSMSR_dly   7
    30:35   ,   0b010111   ,             1            ,   (def_mba_tmr0q_WRSM_dlys23 == 1); # WRSMDR_dly   8
    30:35   ,   0b011000   ,             1            ,   (def_mba_tmr0q_WRSM_dlys24 == 1); # WRSMDR_dly   8
    30:35   ,   0b011001   ,             1            ,   (def_mba_tmr0q_WRSM_dlys25 == 1); # WRSMDR_dly   8
    30:35   ,   0b011010   ,             1            ,   (def_mba_tmr0q_WRSM_dlys26 == 1); # WRSMDR_dly   8
    30:35   ,   0b011011   ,             1            ,   (def_mba_tmr0q_WRSM_dlys27 == 1); # WRSMDR_dly   8
    30:35   ,   0b011100   ,             1            ,   (def_mba_tmr0q_WRSM_dlys28 == 1); # WRSMDR_dly   8
    30:35   ,   0b011101   ,             1            ,   (def_mba_tmr0q_WRSM_dlys29 == 1); # WRSMDR_dly   8
    30:35   ,   0b011110   ,             1            ,   (def_mba_tmr0q_WRSM_dlys30 == 1); # WRSMDR_dly   8
    30:35   ,   0b011111   ,             1            ,   (def_mba_tmr0q_WRSM_dlys31 == 1); # WRSMDR_dly   8
    30:35   ,   0b100000   ,             1            ,   (def_mba_tmr0q_WRSM_dlys32 == 1); # WRSMDR_dly   8
    30:35   ,   0b100001   ,             1            ,   (def_mba_tmr0q_WRSM_dlys33 == 1); # WRSMDR_dly   8
    36:39   ,   0b0100     ,             1            ,   (def_mba_tmr0q_WRDM_dlys4 == 1); # WRDM_dly     9
    36:39   ,   0b0101     ,             1            ,   (def_mba_tmr0q_WRDM_dlys5 == 1); # WRDM_dly     9
    36:39   ,   0b0110     ,             1            ,   (def_mba_tmr0q_WRDM_dlys6 == 1); # WRDM_dly     9
    36:39   ,   0b0111     ,             1            ,   (def_mba_tmr0q_WRDM_dlys7 == 1); # WRDM_dly     9
    36:39   ,   0b1000     ,             1            ,   (def_mba_tmr0q_WRDM_dlys8 == 1); # WRDM_dly     9
    40:43   ,   0b0100     ,             1            ,   any; # WWSMSR_dly is 4 for all cfgs     10                                      D
    44:47   ,   0b0100     ,             1            ,   any; # WWSMDR_dly is 4 for all cfgs     11                                      D
    48:51   ,   0b0111     ,             1            ,   (CENTAUR.ATTR_MSS_FREQ == 1066) || (CENTAUR.ATTR_MSS_FREQ == 1333) || (CENTAUR.ATTR_MSS_FREQ == 1600);  # WWDM_dly     12     D
    48:51   ,   0b1000     ,             1            ,   (CENTAUR.ATTR_MSS_FREQ == 1866) || (CENTAUR.ATTR_MSS_FREQ == 2133);  # WWDM_dly     12                              D
    48:51   ,   0b1001     ,             1            ,   (CENTAUR.ATTR_MSS_FREQ == 2400);                           # WWDM_dly     12                              D
    52:55   ,   0b0100     ,             1            ,   any; # RROP_dly is 4 for all cfgs       13                                                        D
    56:59   ,   0b0100     ,             1            ,   any; # WWOP_dly is 4 for all cfgs       14                                                        D
    60:63   ,   0b0100     ,             1            ,   (def_MBA_TMR0Q_Trrd_dly4 == 1); # TMR0Q_Trrd     15
    60:63   ,   0b0101     ,             1            ,   (def_MBA_TMR0Q_Trrd_dly5 == 1); # TMR0Q_Trrd     15
    60:63   ,   0b0110     ,             1            ,   (def_MBA_TMR0Q_Trrd_dly6 == 1); # TMR0Q_Trrd     15
    60:63   ,   0b0111     ,             1            ,   (def_MBA_TMR0Q_Trrd_dly7 == 1); # TMR0Q_Trrd     15
}

# MBA_TMR1Q  mba01 timer settings
#
scom 0x0301040C     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,   expr;
    0:6     ,   0b0011010    ,          1            ,   (def_mba_tmr1q_cfg_trap26 == 1); # cfg_trap     16
    0:6     ,   0b0011011    ,          1            ,   (def_mba_tmr1q_cfg_trap27 == 1); # cfg_trap     16
    0:6     ,   0b0011100    ,          1            ,   (def_mba_tmr1q_cfg_trap28 == 1); # cfg_trap     16
    0:6     ,   0b0100000    ,          1            ,   (def_mba_tmr1q_cfg_trap32 == 1); # cfg_trap     16
    0:6     ,   0b0100001    ,          1            ,   (def_mba_tmr1q_cfg_trap33 == 1); # cfg_trap     16
    0:6     ,   0b0100101    ,          1            ,   (def_mba_tmr1q_cfg_trap37 == 1); # cfg_trap     16
    0:6     ,   0b0100110    ,          1            ,   (def_mba_tmr1q_cfg_trap38 == 1); # cfg_trap     16
    0:6     ,   0b0100111    ,          1            ,   (def_mba_tmr1q_cfg_trap39 == 1); # cfg_trap     16
    0:6     ,   0b0101000    ,          1            ,   (def_mba_tmr1q_cfg_trap40 == 1); # cfg_trap     16
    0:6     ,   0b0101010    ,          1            ,   (def_mba_tmr1q_cfg_trap42 == 1); # cfg_trap     16
    0:6     ,   0b0101011    ,          1            ,   (def_mba_tmr1q_cfg_trap43 == 1); # cfg_trap     16
    0:6     ,   0b0101100    ,          1            ,   (def_mba_tmr1q_cfg_trap44 == 1); # cfg_trap     16
    0:6     ,   0b0101110    ,          1            ,   (def_mba_tmr1q_cfg_trap46 == 1); # cfg_trap     16
#    0:6     ,   0b0110000    ,          1            ,   (def_mba_tmr1q_cfg_trap48 == 1); # cfg_trap ## 2133 and 2400 DRM not supported    16
#    0:6     ,   0b0110001    ,          1            ,   (def_mba_tmr1q_cfg_trap49 == 1); # cfg_trap ## 2133 and 2400 DRM not supported     16
#    0:6     ,   0b0110100    ,          1            ,   (def_mba_tmr1q_cfg_trap52 == 1); # cfg_trap ## 2133 and 2400 DRM not supported     16
#    0:6     ,   0b0110101    ,          1            ,   (def_mba_tmr1q_cfg_trap53 == 1); # cfg_trap ## 2133 and 2400 DRM not supported     16
    7:13    ,   0b0011110    ,          1            ,   (def_mba_tmr1q_cfg_twap30 == 1); # cfg_twap     17
    7:13    ,   0b0100000    ,          1            ,   (def_mba_tmr1q_cfg_twap32 == 1); # cfg_twap     17
    7:13    ,   0b0100010    ,          1            ,   (def_mba_tmr1q_cfg_twap34 == 1); # cfg_twap     17
    7:13    ,   0b0100101    ,          1            ,   (def_mba_tmr1q_cfg_twap37 == 1); # cfg_twap     17
    7:13    ,   0b0100111    ,          1            ,   (def_mba_tmr1q_cfg_twap39 == 1); # cfg_twap     17
    7:13    ,   0b0101010    ,          1            ,   (def_mba_tmr1q_cfg_twap42 == 1); # cfg_twap     17
    7:13    ,   0b0101100    ,          1            ,   (def_mba_tmr1q_cfg_twap44 == 1); # cfg_twap     17
    7:13    ,   0b0101110    ,          1            ,   (def_mba_tmr1q_cfg_twap46 == 1); # cfg_twap     17
    7:13    ,   0b0110000    ,          1            ,   (def_mba_tmr1q_cfg_twap48 == 1); # cfg_twap     17
    7:13    ,   0b0110001    ,          1            ,   (def_mba_tmr1q_cfg_twap49 == 1); # cfg_twap     17
    7:13    ,   0b0110011    ,          1            ,   (def_mba_tmr1q_cfg_twap51 == 1); # cfg_twap     17
    7:13    ,   0b0110101    ,          1            ,   (def_mba_tmr1q_cfg_twap53 == 1); # cfg_twap     17
#    7:13    ,   0b0110110    ,          1            ,   (def_mba_tmr1q_cfg_twap54 == 1); # cfg_twap  ## 2133 and 2400 DRM not supported    17
#    7:13    ,   0b0111000    ,          1            ,   (def_mba_tmr1q_cfg_twap56 == 1); # cfg_twap  ## 2133 and 2400 DRM not supported    17
#    7:13    ,   0b0111011    ,          1            ,   (def_mba_tmr1q_cfg_twap59 == 1); # cfg_twap  ## 2133 and 2400 DRM not supported    17
#    7:13    ,   0b0111101    ,          1            ,   (def_mba_tmr1q_cfg_twap61 == 1); # cfg_twap  ## 2133 and 2400 DRM not supported    17
    14:19   ,   0b010100    ,          1             ,   (def_mba_tmr1q_cfg_tfaw_dly20 == 1); # cfg_tfaw     18
    14:19   ,   0b010110    ,          1             ,   (def_mba_tmr1q_cfg_tfaw_dly22 == 1); # cfg_tfaw     18
    14:19   ,   0b010111    ,          1             ,   (def_mba_tmr1q_cfg_tfaw_dly23 == 1); # cfg_tfaw     18
    14:19   ,   0b011000    ,          1             ,   (def_mba_tmr1q_cfg_tfaw_dly24 == 1); # cfg_tfaw     18
    14:19   ,   0b011010    ,          1             ,   (def_mba_tmr1q_cfg_tfaw_dly26 == 1); # cfg_tfaw     18
    14:19   ,   0b011011    ,          1             ,   (def_mba_tmr1q_cfg_tfaw_dly27 == 1); # cfg_tfaw     18
    14:19   ,   0b011110    ,          1             ,   (def_mba_tmr1q_cfg_tfaw_dly30 == 1); # cfg_tfaw     18
    14:19   ,   0b100000    ,          1             ,   (def_mba_tmr1q_cfg_tfaw_dly32 == 1); # cfg_tfaw     18
    14:19   ,   0b100001    ,          1             ,   (def_mba_tmr1q_cfg_tfaw_dly33 == 1); # cfg_tfaw     18
    20:23   ,   0b0000      ,          1             ,   (def_mba_tmr1q_RRSBG_dlys0 == 1); # RRSBG_dly    19
    20:23   ,   0b0101      ,          1             ,   (def_mba_tmr1q_RRSBG_dlys5 == 1); # RRSBG_dly    19
    20:23   ,   0b0110      ,          1             ,   (def_mba_tmr1q_RRSBG_dlys6 == 1); # RRSBG_dly    19
    24:28   ,   0b00000     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys0  == 1); # WRSBG_dly    20
    24:28   ,   0b11010     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys26 == 1); # WRSBG_dly    20
    24:28   ,   0b11011     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys27 == 1); # WRSBG_dly    20
    24:28   ,   0b11100     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys28 == 1); # WRSBG_dly    20
    24:28   ,   0b11101     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys29 == 1); # WRSBG_dly    20
    24:28   ,   0b11110     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys30 == 1); # WRSBG_dly    20
    24:28   ,   0b11111     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys31 == 1); # WRSBG_dly    20
#    24:28   ,   0b00000     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys33 == 1); # WRSBG_dly  ## 2133 and 2400 DRM not supported  20
#    24:28   ,   0b00000     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys34 == 1); # WRSBG_dly  ## 2133 and 2400 DRM not supported  20
#    24:28   ,   0b00000     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys36 == 1); # WRSBG_dly  ## 2133 and 2400 DRM not supported  20
#    24:28   ,   0b00000     ,          1             ,   (def_mba_tmr1q_WRSBG_dlys37 == 1); # WRSBG_dly  ## 2133 and 2400 DRM not supported  20
}

# MBA_DSM0Q  mba01 data state machine settings
#< B0.C0.M00A.CENTAUR.MBU.MBA01.MBA_SRQ.MBA_DSM0Q(0:63) = 0x0870466094038800
#> B0.C0.M00A.CENTAUR.MBU.MBA01.MBA_SRQ.MBA_DSM0Q(0:63) = 0x08704660A4838800

scom 0x0301040A     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,    expr;
    0:5     ,   0b000000    ,           1            ,    (def_mba_dsm0q_CFG_RODT_start_dly0 == 1); # CFG_RODT_start_dly   21
    0:5     ,   0b000001    ,           1            ,    (def_mba_dsm0q_CFG_RODT_start_dly1 == 1); # CFG_RODT_start_dly   21
    0:5     ,   0b000010    ,           1            ,    (def_mba_dsm0q_CFG_RODT_start_dly2 == 1); # CFG_RODT_start_dly   21
    0:5     ,   0b000011    ,           1            ,    (def_mba_dsm0q_CFG_RODT_start_dly3 == 1); # CFG_RODT_start_dly   21
    0:5     ,   0b000100    ,           1            ,    (def_mba_dsm0q_CFG_RODT_start_dly4 == 1); # CFG_RODT_start_dly   21
    6:11    ,   0b000101    ,           1            ,    (def_mba_dsm0q_CFG_RODT_end_dly5 == 1); # CFG_RODT_end_dly     22
    6:11    ,   0b000110    ,           1            ,    (def_mba_dsm0q_CFG_RODT_end_dly6 == 1); # CFG_RODT_end_dly     22
    6:11    ,   0b000111    ,           1            ,    (def_mba_dsm0q_CFG_RODT_end_dly7 == 1); # CFG_RODT_end_dly     22
    6:11    ,   0b001000    ,           1            ,    (def_mba_dsm0q_CFG_RODT_end_dly8 == 1); # CFG_RODT_end_dly     22
    6:11    ,   0b001001    ,           1            ,    (def_mba_dsm0q_CFG_RODT_end_dly9 == 1); # CFG_RODT_end_dly     22
    12:17   ,   0b000001    ,           1            ,    any; # CFG_WODT_start_dly is 1 for all cfgs   23                     D
    18:23   ,   0b000110    ,           1            ,    any; # CFG_WODT_end_dly is 6 for all cfgs     24                     D
    24:29   ,   0b011000    ,           1            ,    any; # wrdone_dly is 24 for all cfgs 25                              D
    30:35   ,   0b000011    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly3  == 1); # wrdata_dly		26
    30:35   ,   0b000100    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly4  == 1); # wrdata_dly		26
    30:35   ,   0b000101    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly5  == 1); # wrdata_dly		26
    30:35   ,   0b000110    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly6  == 1); # wrdata_dly		26
    30:35   ,   0b000111    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly7  == 1); # wrdata_dly		26
    30:35   ,   0b001000    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly8  == 1); # wrdata_dly		26
    30:35   ,   0b001001    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly9  == 1); # wrdata_dly		26
    30:35   ,   0b001010    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly10 == 1); # wrdata_dly		26
    30:35   ,   0b001011    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly11 == 1); # wrdata_dly		26
    30:35   ,   0b001100    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly12 == 1); # wrdata_dly		26
    30:35   ,   0b001101    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly13 == 1); # wrdata_dly		26
    30:35   ,   0b001110    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly14 == 1); # wrdata_dly		26
    30:35   ,   0b001111    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly15 == 1); # wrdata_dly		26
    30:35   ,   0b010000    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly16 == 1); # wrdata_dly		26
    30:35   ,   0b010001    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly17 == 1); # wrdata_dly		26
    30:35   ,   0b010010    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly18 == 1); # wrdata_dly		26
    30:35   ,   0b010011    ,           1            ,    (def_mba_dsm0q_cfg_wrdata_dly19 == 1); # wrdata_dly		26
    36:41   ,   0b001100    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly12 == 1); # rdtag_dly		27
    36:41   ,   0b001101    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly13 == 1); # rdtag_dly		27
    36:41   ,   0b001110    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly14 == 1); # rdtag_dly		27
    36:41   ,   0b001111    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly15 == 1); # rdtag_dly		27
    36:41   ,   0b010000    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly16 == 1); # rdtag_dly		27
    36:41   ,   0b010001    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly17 == 1); # rdtag_dly		27
    36:41   ,   0b010010    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly18 == 1); # rdtag_dly		27
    36:41   ,   0b010011    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly19 == 1); # rdtag_dly		27
    36:41   ,   0b010100    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly20 == 1); # rdtag_dly		27
    36:41   ,   0b010101    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly21 == 1); # rdtag_dly		27
    36:41   ,   0b010110    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly22 == 1); # rdtag_dly		27
    36:41   ,   0b010111    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly23 == 1); # rdtag_dly		27
    36:41   ,   0b011000    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly24 == 1); # rdtag_dly		27
    36:41   ,   0b011001    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly25 == 1); # rdtag_dly		27
    36:41   ,   0b011010    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly26 == 1); # rdtag_dly		27
    36:41   ,   0b011011    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly27 == 1); # rdtag_dly		27
    36:41   ,   0b011100    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly28 == 1); # rdtag_dly		27
    36:41   ,   0b011101    ,           1            ,    (def_mba_dsm0q_cfg_rdtag_dly29 == 1); # rdtag_dly		27
    43:48   ,   0b000101    ,           1            ,    (def_mba_dsm0q_CFG_RODT_BC4_END_DLY5 == 1); # CFG_RODT_BC4_END_DLY 28
    43:48   ,   0b000110    ,           1            ,    (def_mba_dsm0q_CFG_RODT_BC4_END_DLY6 == 1); # CFG_RODT_BC4_END_DLY 28
    43:48   ,   0b000111    ,           1            ,    (def_mba_dsm0q_CFG_RODT_BC4_END_DLY7 == 1); # CFG_RODT_BC4_END_DLY 28
    43:48   ,   0b001000    ,           1            ,    (def_mba_dsm0q_CFG_RODT_BC4_END_DLY8 == 1); # CFG_RODT_BC4_END_DLY 28
    43:48   ,   0b001001    ,           1            ,    (def_mba_dsm0q_CFG_RODT_BC4_END_DLY9 == 1); # CFG_RODT_BC4_END_DLY 28
    49:54   ,   0b000100    ,           1            ,    any; # CFG_WODT_BC4_END_DLY is 4 for all cfgs 29                     D
}

# MBAREF0Q   mba01 refresh settings
#
scom 0x03010432    {
    bits    ,   scom_data    ,      ATTR_FUNCTIONAL,    expr;
     4:7    ,   0b0111       ,           1            ,    any; # MBAREF0Q_refresh priority threshold is 0x7 for all cfgs      30     ?# refresh interval = tREFI(7.8) / # ranks per port / DRAM clk(ns) / 0.008
     8:18   ,   0b00010110000,           1            ,    any; # MBAREF0Q_refresh intveral set to 176 decimal                 31     ?		!!FIXME# reset check interval = tREFI(7.8) / DRAM clk(ns) / 0.008
    19:29   ,   0b00011000010,           1            ,    any; # MBAREF0Q_refresh reset interval set to 194 decimal           32     ?		!!FIXME
    30:39   ,   0b0001010110 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly86  == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0001101011 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly107 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0010000000 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly128 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0010010110 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly150 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0010100000 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly160 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0010101011 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly171 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0010111011 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly187 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0011000000 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly192 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0011001000 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly200 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0011010000 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly208 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0011101010 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly234 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0011110000 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly240 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0011110011 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly243 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0100010110 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly278 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0100011000 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly280 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0100011001 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly281 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0100111000 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly312 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0101000111 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly327 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0101001000 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly328 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0101110110 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly374 == 1); # MBAREF0Q_cfg_trfc   33
    30:39   ,   0b0110100100 ,           1            ,    (def_MBAREF0Q_cfg_trfc_dly420 == 1); # MBAREF0Q_cfg_trfc   33
#    30:39   ,   0b0001101011 ,           1            ,    any; # MBAREF0Q_cfg_trfc set to 107 decimal
    40:49   ,   0b0000100000 ,           1            ,    (def_MBAREF0Q_cfg_refr_tsv_stack_dly32 == 1); # MBAREF0Q_cfg_refr_tsv_stack   33
    40:49   ,   0b0000110000 ,           1            ,    (def_MBAREF0Q_cfg_refr_tsv_stack_dly48 == 1); # MBAREF0Q_cfg_refr_tsv_stack   33
    40:49   ,   0b0001000000 ,           1            ,    (def_MBAREF0Q_cfg_refr_tsv_stack_dly64 == 1); # MBAREF0Q_cfg_refr_tsv_stack   33
#    40:49   ,   0b0000011000 ,           1            ,    any; # MBAREF0Q_cfg_refr_tsv_stack is 24 for all cfgs               34      D
    50:60   ,   0b01100001100,           1            ,    any; # MBAREF0Q_refresh check intveral set to 780 decimal            35
}

# MBAPC0Q    power control settings reg 1
#
scom 0x03010434    {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,   expr;
    6:10    ,   0b00100     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly4  == 1); # MBARPC0Q_cfg_pup_avail     36
    6:10    ,   0b00101     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly5  == 1); # MBARPC0Q_cfg_pup_avail     36
    6:10    ,   0b00110     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly6  == 1); # MBARPC0Q_cfg_pup_avail     36
    6:10    ,   0b00111     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly7  == 1); # MBARPC0Q_cfg_pup_avail     36
    6:10    ,   0b01000     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly8  == 1); # MBARPC0Q_cfg_pup_avail     36
    6:10    ,   0b01101     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly13 == 1); # MBARPC0Q_cfg_pup_avail     36
    6:10    ,   0b10000     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly16 == 1); # MBARPC0Q_cfg_pup_avail     36
    6:10    ,   0b10100     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly20 == 1); # MBARPC0Q_cfg_pup_avail     36
    6:10    ,   0b10111     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly23 == 1); # MBARPC0Q_cfg_pup_avail     36
    6:10    ,   0b11010     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly26 == 1); # MBARPC0Q_cfg_pup_avail     36
    6:10    ,   0b11101     ,           1            ,   (def_MBARPC0Q_cfg_pup_avail_dly29 == 1); # MBARPC0Q_cfg_pup_avail     36
    11:15   ,   0b00011     ,           1            ,   (def_MBARPC0Q_cfg_pdn_pup_dly3 == 1); # MBARPC0Q_cfg_pup_pup       37
    11:15   ,   0b00100     ,           1            ,   (def_MBARPC0Q_cfg_pdn_pup_dly4 == 1); # MBARPC0Q_cfg_pup_pup       37
    11:15   ,   0b00101     ,           1            ,   (def_MBARPC0Q_cfg_pdn_pup_dly5 == 1); # MBARPC0Q_cfg_pup_pup       37
    11:15   ,   0b00110     ,           1            ,   (def_MBARPC0Q_cfg_pdn_pup_dly6 == 1); # MBARPC0Q_cfg_pup_pup       37
    16:20   ,   0b00011     ,           1            ,   (def_MBARPC0Q_cfg_pup_pdn_dly3 == 1); # MBARPC0Q_cfg_pup_pdn       38
    16:20   ,   0b00100     ,           1            ,   (def_MBARPC0Q_cfg_pup_pdn_dly4 == 1); # MBARPC0Q_cfg_pup_pdn       38
    16:20   ,   0b00101     ,           1            ,   (def_MBARPC0Q_cfg_pup_pdn_dly5 == 1); # MBARPC0Q_cfg_pup_pdn       38
    16:20   ,   0b00110     ,           1            ,   (def_MBARPC0Q_cfg_pup_pdn_dly6 == 1); # MBARPC0Q_cfg_pup_pdn       38
}

# MBAPC1Q    power control settings reg 1
#
scom 0x03010435    {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,   expr;
    0:3     ,   0x8         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0xC         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0xD         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0x8         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0x9         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0xC         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0xC         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0xF         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0xC         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0x8         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0x8         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0x8         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0xC         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk0_rd_cke    36
    0:3     ,   0x0         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk0_rd_cke    36
    4:7     ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0xC         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0xE         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0x4         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0x5         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0xC         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0xC         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0x7         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0xC         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0x4         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0x4         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0xC         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk1_rd_cke    36
    4:7     ,   0xF         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk1_rd_cke    36
    8:11    ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0x0         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0x0         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0x9         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0xC         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0x0         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0xF         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0xC         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0x8         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0x8         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk2_rd_cke    36
    8:11    ,   0x0         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk2_rd_cke    36
    12:15   ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x0         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x0         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x5         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0xC         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x0         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x7         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0xC         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x4         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x4         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk3_rd_cke    36
    12:15   ,   0x0         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk3_rd_cke    36
    16:19   ,   0x2         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x7         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x2         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0xA         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x0         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x3         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0xF         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x2         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x2         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x2         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x0         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x2         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk4_rd_cke    36
    16:19   ,   0xF         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk4_rd_cke    36
    20:23   ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0xB         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0x1         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0x9         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0x0         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0x3         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0xD         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0x1         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0x0         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0x1         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk5_rd_cke    36
    20:23   ,   0xF         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk5_rd_cke    36
    24:27   ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x0         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x0         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0xA         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x0         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x0         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0xF         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x2         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x0         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x2         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk6_rd_cke    37
    24:27   ,   0x0         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk6_rd_cke    37
    28:31   ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x0         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x0         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x9         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x0         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x0         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0xD         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x1         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x0         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x1         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk7_rd_cke    37
    28:31   ,   0x0         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk7_rd_cke    37
    32:35   ,   0x8         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0x8         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0xD         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0x8         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0xA         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0xC         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0xC         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0xF         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0xC         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0x8         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0x8         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0x8         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0xC         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk0_wr_cke    38
    32:35   ,   0xF         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk0_wr_cke    38
    36:39   ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0x4         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0xE         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0x4         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0x6         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0xC         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0xC         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0x7         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0xC         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0x4         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0x4         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0xC         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk1_wr_cke    38
    36:39   ,   0xF         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk1_wr_cke    38
    40:43   ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0x0         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0x0         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0xA         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0xC         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0x0         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0xF         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0xC         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0x8         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0x8         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk2_wr_cke    38
    40:43   ,   0x0         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk2_wr_cke    38
    44:47   ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x0         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x0         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x6         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0xC         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x0         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x7         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0xC         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x4         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x4         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk3_wr_cke    38
    44:47   ,   0x0         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk3_wr_cke    38
    48:51   ,   0x2         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x7         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x2         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x6         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x0         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x3         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0xF         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x2         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x2         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x0         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x2         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk4_wr_cke    38
    48:51   ,   0xF         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk4_wr_cke    38
    52:55   ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0xB         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0x1         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0x5         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0x0         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0x3         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0xD         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0x1         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0x0         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0x1         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk5_wr_cke    38
    52:55   ,   0xF         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk5_wr_cke    38
    56:59   ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x0         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x0         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x6         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x0         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x0         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0xF         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x2         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x0         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x2         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk6_wr_cke    38
    56:59   ,   0x0         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk6_wr_cke    38
    60:63   ,   0x0         ,          1            ,    (def_odt_mapping_1a        == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x0         ,          1            ,    (def_odt_mapping_1b1dimm   == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x0         ,          1            ,    (def_odt_mapping_1b2dimm   == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x0         ,          1            ,    (def_odt_mapping_1bcdimm   == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x5         ,          1            ,    (def_odt_mapping_1c2dimm   == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x0         ,          1            ,    (def_odt_mapping_1c1dimm   == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x0         ,          1            ,    (def_odt_mapping_1ccdimm   == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0xD         ,          1            ,    (def_odt_mapping_1dx82dimm == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x1         ,          1            ,    (def_odt_mapping_1dx4      == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x0         ,          1            ,    (def_odt_mapping_2abc      == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x0         ,          1            ,    (def_odt_mapping_56781lrdm == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x1         ,          1            ,    (def_odt_mapping_56782lrdm == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x0         ,          1            ,    (def_odt_mapping_5d1dimm   == 1); # cfg_mrnk7_wr_cke    38
    60:63   ,   0x0         ,          1            ,    (def_odt_mapping_5d2dimm   == 1); # cfg_mrnk7_wr_cke    38
}



###########################
# MBA CKE mapping tables  #
###########################

# use prim map A for 1b, 1c

# MBAREF1Q   MBA01 Rank-to-primary-CKE mapping table
#
scom 0x03010433      {
    bits    ,   scom_data    ,       ATTR_FUNCTIONAL,   expr;
    0:3     ,   0b1000       ,          1            ,     (def_prim_map_a == 1); # MBAREF1Q_cfg_mrnk0_prim_cke
    0:3     ,   0b1100       ,          1            ,     (def_prim_map_c == 1); # MBAREF1Q_cfg_mrnk0_prim_cke
    4:7     ,   0b0100       ,          1            ,     (def_prim_map_a == 1); # MBAREF1Q_cfg_mrnk1_prim_cke
    4:7     ,   0b1000       ,          1            ,     (def_prim_map_c == 1); # MBAREF1Q_cfg_mrnk1_prim_cke
    8:11    ,   0b1000       ,          1            ,     (def_prim_map_a == 1); # MBAREF1Q_cfg_mrnk2_prim_cke
    8:11    ,   0b0100       ,          1            ,     (def_prim_map_c == 1); # MBAREF1Q_cfg_mrnk2_prim_cke
    12:15   ,   0b0100       ,          1            ,     (def_prim_map_a == 1); # MBAREF1Q_cfg_mrnk3_prim_cke
    12:15   ,   0b0100       ,          1            ,     (def_prim_map_c == 1); # MBAREF1Q_cfg_mrnk3_prim_cke
    16:19   ,   0b0010       ,          1            ,     (def_prim_map_a == 1); # MBAREF1Q_cfg_mrnk4_prim_cke
    16:19   ,   0b0011       ,          1            ,     (def_prim_map_c == 1); # MBAREF1Q_cfg_mrnk4_prim_cke
    20:23   ,   0b0001       ,          1            ,     (def_prim_map_a == 1); # MBAREF1Q_cfg_mrnk5_prim_cke
    20:23   ,   0b0010       ,          1            ,     (def_prim_map_c == 1); # MBAREF1Q_cfg_mrnk5_prim_cke
    24:27   ,   0b0010       ,          1            ,     (def_prim_map_a == 1); # MBAREF1Q_cfg_mrnk6_prim_cke
    24:27   ,   0b0001       ,          1            ,     (def_prim_map_c == 1); # MBAREF1Q_cfg_mrnk6_prim_cke
    28:31   ,   0b0001       ,          1            ,     (def_prim_map_a == 1); # MBAREF1Q_cfg_mrnk7_prim_cke
    28:31   ,   0b0001       ,          1            ,     (def_prim_map_c == 1); # MBAREF1Q_cfg_mrnk7_prim_cke
}

#define def_zqcal_timebase_in_ms=(16384*(1/CENTAUR.ATTR_MSS_FREQ)*.001)
define def_zq_intv  = (ATTR_EFF_ZQCAL_INTERVAL / 16384);
#define def_memcal_timebase_in_ms=(16384*(1/CENTAUR.ATTR_MSS_FREQ)*.001)
define def_mem_intv =  (ATTR_EFF_MEMCAL_INTERVAL / 16384);
#    ATTR_EFF_MEMCAL_INTERVAL are in clock cycles
#    ATTR_EFF_ZQCAL_INTERVAL are in clock cycles

# MBA_CAL0Q (this timer to be used for zq cal)
#
scom 0x0301040F    {

    bits    ,   scom_data        ,       ATTR_FUNCTIONAL,   expr;
    0       ,   0b0              ,          1            ,     any;    #disable timer initially
    1:2     ,   0b10             ,          1            ,     any;    #timebase; use 16384 cycle timebase; zqcal_timebase_in_ms=16384*(1/DRAM_freq_in_MHz)*1e-3
    3:11    ,   def_zq_intv      ,          1            ,     any;    #interval timer; computed using zq cal interval attribute; zq_intv=zq_cal_interval_attr/zqcal_timebase_in_ms (assumes attribute defined in milliseconds)
    12      ,   0b1              ,          1            ,     any;    #enable for type1
    13:16   ,   0b0100           ,          1            ,     any;    #select external zq cal for type1
    17      ,   0b1              ,          1            ,     any;    #wait for done from DDR for type1
    18      ,   0b0              ,          1            ,     any;    #disable type2 timer
    19:22   ,   0b0000           ,          1            ,     any;    #type2 cal type
    23      ,   0b0              ,          1            ,     any;    #disable type2 done
    24      ,   0b0              ,          1            ,     any;    #disable type3 timer
    25:28   ,   0b0000           ,          1            ,     any;    #type3 cal type
    29      ,   0b0              ,          1            ,     any;    #disable type3 done
    30:38   ,   0b000000000      ,          1            ,     any;    #set timer to 0 for z sync
    39:46   ,   0b01000000       ,          1            ,     any;    #reset tmr
    47:48   ,   0b00             ,          1            ,     any;    #reset tb
    49      ,   0b0              ,          1            ,     any;    #disable for soft reset on cal timeout
    50      ,   0b1              ,          1            ,     any;    #use single rank mode
    51      ,   0b0              ,          1            ,     any;    #cal0_pare_err
    52      ,   0b0              ,          1            ,     any;    #1hot_sm_err
    53:55   ,   0b000            ,          1            ,     any;    #cal_single_port_mode off
    56:63   ,   0b00000000       ,          1            ,     any;    #reserved
}

# MBA_CAL1Q (this timer to be used for mem cal)
#
scom 0x03010410    {

    bits    ,   scom_data                      ,       ATTR_FUNCTIONAL,   expr;
    0       ,   0b0                            ,          1            ,    any;    #disable timer initially
    1:2     ,   0b10                           ,          1            ,    any;    #timebase; use 16384 cycle timebase; memcal_timebase_in_ms=16384*(1/DRAM_freq_in_MHz)*1e-3
    3:11    ,   def_mem_intv                   ,          1            ,    any;    #interval timer; computed using zq cal interval attribute; mem_intv=mem_cal_interval_attr/memcal_timebase_in_ms (assumes attribute defined in milliseconds)
    12      ,   0b1                            ,          1            ,    any;    #enable for type1
    13:16   ,   0b0100                         ,          1            ,    any;    #select external zq cal for type1
    17      ,   0b1                            ,          1            ,    any;    #wait for done from DDR for type1
    18      ,   0b0                            ,          1            ,    any;    #disable type2 timer
    19:22   ,   0b0000                         ,          1            ,    any;    #type2 cal type
    23      ,   0b0                            ,          1            ,    any;    #disable type2 done
    24      ,   0b0                            ,          1            ,    any;    #disable type3 timer
    25:28   ,   0b0000                         ,          1            ,    any;    #type3 cal type
    29      ,   0b0                            ,          1            ,    any;    #disable type3 done
    30:38   ,   0b000000000                    ,          1            ,    any;    #set timer to 0 for z sync
    39      ,   0b0                            ,          1            ,    any;    #use single rank mode
    40:63   ,   0b000000000000000000000000     ,          1            ,     any;    #reserved to 0
}

###########################################################################################
# MBA MCBIST SETUP SECTION                                                                #
###########################################################################################

###################################
# MCBIST Memory Register
###################################
# Name = MBA01.MBA_MCBIST.SCOMFIR.MCBMR0Q_Q(0:63) (scomdef)
# Setup subtest tests
# Setup subtest 0 is a write with fixed data
# Setup subtest 1 is a read with fixed data

scom 0x030106A8     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL, expr;
    0:2     ,   0b000,                   1            ,any;         # cfg_test00_op_type is a write
    3       ,   0b0,                     1            ,any;         # cfg_test00_compl_1st_cmd
    4       ,   0b0,                     1            ,any;         # cfg_test00_compl_2nd_cmd
    5       ,   0b0,                     1            ,any;         # cfg_test00_compl_3rd_cmd
    6:7     ,   0b00,                    1            ,any;         # cfg_test00_addr_mode
    8:10    ,   0b000,                   1            ,any;         # cfg_test00_data_mode
    11      ,   0b0  ,                   1            ,any;         # cfg_test00_done
    12:13   ,   0b00,                    1            ,any;         # cfg_test00_data_sel
    14:15   ,   0b00,                    1            ,any;         # cfg_test00_addr_sel
    16:18   ,   0b001,                   1            ,any;         # cfg_test01_op_type is a read
    19      ,   0b0,                     1            ,any;         # cfg_test01_compl_1st_cmd
    20      ,   0b0,                     1            ,any;         # cfg_test01_compl_2nd_cmd
    21      ,   0b0,                     1            ,any;         # cfg_test01_compl_3rd_cmd
    22:23   ,   0b00,                    1            ,any;         # cfg_test01_addr_mode
    24:26   ,   0b000,                   1            ,any;         # cfg_test01_data_mode
    27      ,   0b1  ,                   1            ,any;         # cfg_test01_done is set
    28:29   ,   0b00,                    1            ,any;         # cfg_test01_data_sel
    30:31   ,   0b00,                    1            ,any;         # cfg_test01_addr_sel
    32:34   ,   0b000,                   1            ,any;         # cfg_test02_op_type
    35      ,   0b0,                     1            ,any;         # cfg_test02_compl_1st_cmd
    36      ,   0b0,                     1            ,any;         # cfg_test02_compl_2nd_cmd
    37      ,   0b0,                     1            ,any;         # cfg_test02_compl_3rd_cmd
    38:39   ,   0b00,                    1            ,any;         # cfg_test02_addr_mode
    40:42   ,   0b000,                   1            ,any;         # cfg_test02_data_mode
    43      ,   0b0  ,                   1            ,any;         # cfg_test02_done
    44:45   ,   0b00,                    1            ,any;         # cfg_test02_data_sel
    46:47   ,   0b00,                    1            ,any;         # cfg_test02_addr_sel
    48:50   ,   0b000,                   1            ,any;         # cfg_test03_op_type
    51      ,   0b0,                     1            ,any;         # cfg_test03_compl_1st_cmd
    52      ,   0b0,                     1            ,any;         # cfg_test03_compl_2nd_cmd
    53      ,   0b0,                     1            ,any;         # cfg_test03_compl_3rd_cmd
    54:55   ,   0b00,                    1            ,any;         # cfg_test03_addr_mode
    56:58   ,   0b000,                   1            ,any;         # cfg_test03_data_mode
    59      ,   0b0  ,                   1            ,any;         # cfg_test03_done
    60:61   ,   0b00,                    1            ,any;         # cfg_test03_data_sel
    62:63   ,   0b00,                    1            ,any;         # cfg_test03_addr_sel
}

###################################
# MCBIST Fixed data pattern
###################################
# Name = MBA01.MBA_MCBIST.SCOMFIR.MCBFD[0-7]Q_Q(0:63) (scomdef)
# Name = MBA01.MBA_MCBIST.SCOMFIR.MCBFDQ_Q(0:63) (scomdef)
# Name = MBA01.MBA_MCBIST.SCOMFIR.MCBFDSPQ_Q(0:63) (scomdef)

scom 0x030106BE     {
    bits    ,   scom_data         ,       ATTR_FUNCTIONAL ,expr;
    0:63    ,   0x1111111111111111,            1             ,any;         # Fixed data burst 0
}

scom 0x030106BF     {
    bits    ,   scom_data         ,       ATTR_FUNCTIONAL ,expr;
    0:63    ,   0x2222222222222222,            1             ,any;         # Fixed data burst 1
}

scom 0x030106C0     {
    bits    ,   scom_data         ,       ATTR_FUNCTIONAL ,expr;
    0:63    ,   0x3333333333333333,            1             ,any;         # Fixed data burst 2
}

scom 0x030106C1     {
    bits    ,   scom_data         ,       ATTR_FUNCTIONAL ,expr;
    0:63    ,   0x4444444444444444,            1             ,any;         # Fixed data burst 3
}

scom 0x030106C2     {
    bits    ,   scom_data         ,       ATTR_FUNCTIONAL ,expr;
    0:63    ,   0x5555555555555555,            1             ,any;         # Fixed data burst 4
}

scom 0x030106C3     {
    bits    ,   scom_data         ,       ATTR_FUNCTIONAL ,expr;
    0:63    ,   0x6666666666666666,            1             ,any;         # Fixed data burst 5
}

scom 0x030106C4     {
    bits    ,   scom_data         ,       ATTR_FUNCTIONAL ,expr;
    0:63    ,   0x7777777777777777,            1             ,any;         # Fixed data burst 6
}

scom 0x030106C5     {
    bits    ,   scom_data         ,       ATTR_FUNCTIONAL ,expr;
    0:63    ,   0x8888888888888888,            1             ,any;         # Fixed data burst 7
}

scom 0x030106C6     {
    bits    ,   scom_data         ,       ATTR_FUNCTIONAL ,expr;
    0:63    ,   0x9999999999999999,            1             ,any;         # Fixed data burst 0-7 ECC bits
}

scom 0x030106C7     {
    bits    ,   scom_data         ,       ATTR_FUNCTIONAL ,expr;
    0:63    ,   0xAAAAAAAAAAAAAAAA,            1             ,any;         # Fixed data burst 0-7 SPARE bits
}


###################################
# MCBIST Fixed Addr A0 Start/End
###################################

# Name = MBA01.MBA_MCBIST.SCOMFIR.MCBSAARA0Q_Q (scomdef)
# Name = MBA01.MBA_MCBIST.SCOMFIR.MCBSEARA0Q_Q (scomdef)
#


scom 0x030106D0     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
    0:35    ,   0x000000000 ,            1            ,     any;          # A0 start address
    36:37   ,   0b00        ,            1            ,     any;                 # A0 start address
}



scom 0x030106D2     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,      expr;
    0:3     ,   0x0         ,            1            ,     any  ;          # A0 End address
    4:15    ,   0xFFF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 3 ) && (def_mcb_addr_total22_max22)                                                                                                                               ;          # A0 End address
    4:15    ,   0x7FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 3 ) && (def_mcb_addr_total23_max23) ||(def_mcb_addr_total22_max23)                                                                                                ;          # A0 End address
    4:15    ,   0x3FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 3 ) && (def_mcb_addr_total24_max24) ||(def_mcb_addr_total23_max24) ||(def_mcb_addr_total22_max24)                                                                 ;          # A0 End address
    4:15    ,   0x1FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 3 ) && (def_mcb_addr_total25_max25) ||(def_mcb_addr_total24_max25) ||(def_mcb_addr_total23_max25) ||(def_mcb_addr_total22_max25)                                  ;          # A0 End address
    4:15    ,   0x0FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 3 ) && (def_mcb_addr_total26_max26) ||(def_mcb_addr_total25_max26) ||(def_mcb_addr_total24_max26) ||(def_mcb_addr_total23_max26)                                  ;          # A0 End address
    4:15    ,   0x07F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 3 ) && (def_mcb_addr_total27_max27) ||(def_mcb_addr_total26_max27) ||(def_mcb_addr_total25_max27) ||(def_mcb_addr_total24_max27)                                  ;          # A0 End address
    4:15    ,   0x03F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 3 ) && (def_mcb_addr_total28_max28) ||(def_mcb_addr_total27_max28) ||(def_mcb_addr_total26_max28) ||(def_mcb_addr_total25_max28) ||(def_mcb_addr_total28_max29)   ;          # A0 End address
    4:15    ,   0x01F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 3 ) && (def_mcb_addr_total27_max29) ||(def_mcb_addr_total26_max29)                                                                                                ;          # A0 End address
    4:15    ,   0x00F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 3 ) && (def_mcb_addr_total28_max30) ||(def_mcb_addr_total27_max30)                                                                                                ;          # A0 End address
    4:15    ,   0x007       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 3 ) && (def_mcb_addr_total28_max31)                                                                                                                               ;          # A0 End address
    4:15    ,   0x7FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 2 ) && (def_mcb_addr_total22_max22)                                                                                                                               ;          # A0 End address
    4:15    ,   0x3FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 2 ) && (def_mcb_addr_total23_max23) ||(def_mcb_addr_total22_max23)                                                                                                 ;          # A0 End address
    4:15    ,   0x1FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 2 ) && (def_mcb_addr_total24_max24) ||(def_mcb_addr_total23_max24) ||(def_mcb_addr_total22_max24)                                                                 ;          # A0 End address
    4:15    ,   0x0FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 2 ) && (def_mcb_addr_total25_max25) ||(def_mcb_addr_total24_max25) ||(def_mcb_addr_total23_max25) ||(def_mcb_addr_total22_max25)                                  ;          # A0 End address
    4:15    ,   0x07F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 2 ) && (def_mcb_addr_total26_max26) ||(def_mcb_addr_total25_max26) ||(def_mcb_addr_total24_max26) ||(def_mcb_addr_total23_max26)                                  ;          # A0 End address
    4:15    ,   0x03F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 2 ) && (def_mcb_addr_total27_max27) ||(def_mcb_addr_total26_max27) ||(def_mcb_addr_total25_max27) ||(def_mcb_addr_total24_max27)                                  ;          # A0 End address
    4:15    ,   0x01F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 2 ) && (def_mcb_addr_total28_max28) ||(def_mcb_addr_total27_max28) ||(def_mcb_addr_total26_max28) ||(def_mcb_addr_total25_max28) ||(def_mcb_addr_total28_max29)   ;          # A0 End address
    4:15    ,   0x00F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 2 ) && (def_mcb_addr_total27_max29) ||(def_mcb_addr_total26_max29)                                                                                                ;          # A0 End address
    4:15    ,   0x007       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 2 ) && (def_mcb_addr_total28_max30) ||(def_mcb_addr_total27_max30)                                                                                                ;          # A0 End address
    4:15    ,   0x003       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 2 ) && (def_mcb_addr_total28_max31)                                                                                                                               ;          # A0 End address
    4:15    ,   0x3FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 1 ) && (def_mcb_addr_total22_max22)                                                                                                                               ;          # A0 End address
    4:15    ,   0x1FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 1 ) && (def_mcb_addr_total23_max23) ||(def_mcb_addr_total22_max23)                                                                                                 ;          # A0 End address
    4:15    ,   0x0FF       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 1 ) && (def_mcb_addr_total24_max24) ||(def_mcb_addr_total23_max24) ||(def_mcb_addr_total22_max24)                                                                 ;          # A0 End address
    4:15    ,   0x07F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 1 ) && (def_mcb_addr_total25_max25) ||(def_mcb_addr_total24_max25) ||(def_mcb_addr_total23_max25) ||(def_mcb_addr_total22_max25)                                  ;          # A0 End address
    4:15    ,   0x03F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 1 ) && (def_mcb_addr_total26_max26) ||(def_mcb_addr_total25_max26) ||(def_mcb_addr_total24_max26) ||(def_mcb_addr_total23_max26)                                  ;          # A0 End address
    4:15    ,   0x01F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 1 ) && (def_mcb_addr_total27_max27) ||(def_mcb_addr_total26_max27) ||(def_mcb_addr_total25_max27) ||(def_mcb_addr_total24_max27)                                  ;          # A0 End address
    4:15    ,   0x00F       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 1 ) && (def_mcb_addr_total28_max28) ||(def_mcb_addr_total27_max28) ||(def_mcb_addr_total26_max28) ||(def_mcb_addr_total25_max28) ||(def_mcb_addr_total28_max29)   ;          # A0 End address
    4:15    ,   0x007       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 1 ) && (def_mcb_addr_total27_max29) ||(def_mcb_addr_total26_max29)                                                                                                ;          # A0 End address
    4:15    ,   0x003       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 1 ) && (def_mcb_addr_total28_max30) ||(def_mcb_addr_total27_max30)                                                                                                ;          # A0 End address
    4:15    ,   0x001       ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1) && (ATTR_EFF_SCHMOO_ADDR_MODE == 1 ) && (def_mcb_addr_total28_max31)                                                                                                                               ;          # A0 End address
    4:15   ,    0x000       ,            1            ,     ((ATTR_EFF_SCHMOO_TEST_VALID != 1) || (ATTR_EFF_SCHMOO_TEST_VALID == 1 && ATTR_EFF_SCHMOO_ADDR_MODE == 0));          # A0 End address
    16:35   ,   0x00000     ,            1            ,     ((ATTR_EFF_SCHMOO_TEST_VALID != 1) || (ATTR_EFF_SCHMOO_TEST_VALID == 1 && ATTR_EFF_SCHMOO_ADDR_MODE == 0));          # A0 End address
    16:35   ,   0xFFFFF     ,            1            ,     (ATTR_EFF_SCHMOO_TEST_VALID == 1 && ATTR_EFF_SCHMOO_ADDR_MODE != 0);          # A0 End address
    36:37   ,   0b11        ,            1            ,     any;                 # A0 End address
}

###################################
# MCBIST Addr Gen Cfg Reg
###################################

# Name = MBA01.MBA_MCBIST.SCOMFIR.MCBAGRAQ_Q (scomdef)
#

scom 0x030106D6     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
     0:5    ,   0b000000    ,            1            ,     any;                 # A0 cfg_fixed_width_a0
    24:25   ,   0b10        ,            1            ,     any;                 # A0 setup only A0 address gen
}

######





############################################
# MCBIST Port A Socket 0 Addr Map Reg 0
############################################

# Name = MBA01.MBA_MCBIST.SCOMFIR.MCBAMR0A0Q_Q (scomdef)
#

scom 0x030106C8     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
    0:5     ,   0b000000    ,            1            ,     any     ;         #cfg_a0map_mrank0 Master Rank Bit 0 (MSB)
    6:11    ,   0b000000    ,            1            ,     ((def_mcb_mrank1_unset)                      == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
    6:11    ,   0b000010    ,            1            ,     ((def_mcb_addr_row17_col12_bnk16_mrank1_2 )  == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
    6:11    ,   0b000011    ,            1            ,     (((def_mcb_addr_row17_col11_bnk16_mrank1_3 ) ||(def_mcb_addr_row16_col12_bnk16_mrank1_3 ) ||(def_mcb_addr_row17_col12_bnk16_mrank1_3 ) ||( def_mcb_addr_row17_col12_bnk8_mrank1_3 ))  == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
    6:11    ,   0b000100    ,            1            ,     (((def_mcb_addr_row17_col10_bnk16_mrank1_4 ) ||(def_mcb_addr_row16_col11_bnk16_mrank1_4 ) ||(def_mcb_addr_row17_col11_bnk16_mrank1_4 ) ||(def_mcb_addr_row15_col12_bnk16_mrank1_4 ) ||(def_mcb_addr_row16_col12_bnk16_mrank1_4 ) ||(def_mcb_addr_row17_col12_bnk16_mrank1_4 ) ||( def_mcb_addr_row17_col11_bnk8_mrank1_4 ) ||( def_mcb_addr_row16_col12_bnk8_mrank1_4 ) ||( def_mcb_addr_row17_col12_bnk8_mrank1_4 ))  == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
    6:11    ,   0b000101    ,            1            ,     (((def_mcb_addr_row16_col10_bnk16_mrank1_5 ) ||(def_mcb_addr_row17_col12_bnk16_mrank1_5 ) ||(def_mcb_addr_row17_col10_bnk16_mrank1_5 ) ||(def_mcb_addr_row15_col11_bnk16_mrank1_5 ) ||(def_mcb_addr_row16_col11_bnk16_mrank1_5 ) ||(def_mcb_addr_row17_col11_bnk16_mrank1_5 ) ||(def_mcb_addr_row14_col12_bnk16_mrank1_5 ) ||(def_mcb_addr_row15_col12_bnk16_mrank1_5 ) ||(def_mcb_addr_row16_col12_bnk16_mrank1_5 ) ||( def_mcb_addr_row17_col10_bnk8_mrank1_5 ) ||( def_mcb_addr_row16_col11_bnk8_mrank1_5 ) ||( def_mcb_addr_row17_col11_bnk8_mrank1_5 ) ||( def_mcb_addr_row15_col12_bnk8_mrank1_5 ) ||( def_mcb_addr_row16_col12_bnk8_mrank1_5 ) ||( def_mcb_addr_row17_col12_bnk8_mrank1_5 )) == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
    6:11    ,   0b000110    ,            1            ,     (((def_mcb_addr_row15_col10_bnk16_mrank1_6 ) ||(def_mcb_addr_row17_col11_bnk16_mrank1_6 )||(def_mcb_addr_row16_col12_bnk16_mrank1_6 )||( def_mcb_addr_row17_col12_bnk8_mrank1_6 )   ||(def_mcb_addr_row16_col10_bnk16_mrank1_6 ) ||(def_mcb_addr_row17_col10_bnk16_mrank1_6 ) ||(def_mcb_addr_row14_col11_bnk16_mrank1_6 ) ||(def_mcb_addr_row15_col11_bnk16_mrank1_6 ) ||(def_mcb_addr_row16_col11_bnk16_mrank1_6 ) ||(def_mcb_addr_row14_col12_bnk16_mrank1_6 ) ||(def_mcb_addr_row15_col12_bnk16_mrank1_6 ) ||( def_mcb_addr_row16_col10_bnk8_mrank1_6 ) ||( def_mcb_addr_row17_col10_bnk8_mrank1_6 ) ||( def_mcb_addr_row14_col11_bnk8_mrank1_6 ) ||( def_mcb_addr_row15_col11_bnk8_mrank1_6 ) ||( def_mcb_addr_row16_col11_bnk8_mrank1_6 ) ||( def_mcb_addr_row17_col11_bnk8_mrank1_6 ) ||( def_mcb_addr_row14_col12_bnk8_mrank1_6 ) ||( def_mcb_addr_row15_col12_bnk8_mrank1_6 ) ||( def_mcb_addr_row16_col12_bnk8_mrank1_6 ))   == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
    6:11    ,   0b000111    ,            1            ,     (((def_mcb_addr_row14_col10_bnk16_mrank1_7 ) ||(def_mcb_addr_row17_col10_bnk16_mrank1_7 )||(def_mcb_addr_row16_col11_bnk16_mrank1_7 )||(def_mcb_addr_row15_col12_bnk16_mrank1_7 )||( def_mcb_addr_row17_col11_bnk8_mrank1_7 )||( def_mcb_addr_row16_col12_bnk8_mrank1_7 )||(def_mcb_addr_row15_col10_bnk16_mrank1_7 ) ||(def_mcb_addr_row16_col10_bnk16_mrank1_7 ) ||(def_mcb_addr_row14_col11_bnk16_mrank1_7 ) ||(def_mcb_addr_row15_col11_bnk16_mrank1_7 ) ||(def_mcb_addr_row14_col12_bnk16_mrank1_7 ) ||( def_mcb_addr_row15_col10_bnk8_mrank1_7 ) ||( def_mcb_addr_row16_col10_bnk8_mrank1_7 ) ||( def_mcb_addr_row17_col10_bnk8_mrank1_7 ) ||( def_mcb_addr_row15_col11_bnk8_mrank1_7 ) ||( def_mcb_addr_row16_col11_bnk8_mrank1_7 ) ||( def_mcb_addr_row14_col12_bnk8_mrank1_7 ) ||( def_mcb_addr_row15_col12_bnk8_mrank1_7 )) == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
    6:11    ,   0b001000    ,            1            ,     (((def_mcb_addr_row14_col10_bnk16_mrank1_8 ) ||(def_mcb_addr_row16_col10_bnk16_mrank1_8 )||(def_mcb_addr_row15_col11_bnk16_mrank1_8 )||(def_mcb_addr_row14_col12_bnk16_mrank1_8 )||( def_mcb_addr_row17_col10_bnk8_mrank1_8 )||( def_mcb_addr_row16_col11_bnk8_mrank1_8 )||( def_mcb_addr_row15_col12_bnk8_mrank1_8 ) ||(def_mcb_addr_row15_col10_bnk16_mrank1_8 ) ||(def_mcb_addr_row14_col11_bnk16_mrank1_8 ) ||( def_mcb_addr_row14_col10_bnk8_mrank1_8 ) ||( def_mcb_addr_row15_col10_bnk8_mrank1_8 ) ||( def_mcb_addr_row16_col10_bnk8_mrank1_8 ) ||( def_mcb_addr_row14_col11_bnk8_mrank1_8 ) ||( def_mcb_addr_row15_col11_bnk8_mrank1_8 ) ||( def_mcb_addr_row14_col12_bnk8_mrank1_8 )) == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
    6:11    ,   0b001001    ,            1            ,     (((def_mcb_addr_row14_col10_bnk16_mrank1_9 ) ||(def_mcb_addr_row15_col10_bnk16_mrank1_9 )||(def_mcb_addr_row14_col11_bnk16_mrank1_9 )||( def_mcb_addr_row16_col10_bnk8_mrank1_9 )||( def_mcb_addr_row15_col11_bnk8_mrank1_9 )||( def_mcb_addr_row14_col12_bnk8_mrank1_9 )||( def_mcb_addr_row14_col10_bnk8_mrank1_9 ) ||( def_mcb_addr_row15_col10_bnk8_mrank1_9 ) ||( def_mcb_addr_row14_col11_bnk8_mrank1_9 )) == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
    6:11    ,   0b001010    ,            1            ,     (((def_mcb_addr_row14_col10_bnk8_mrank1_10)  ||(def_mcb_addr_row14_col10_bnk16_mrank1_10)||( def_mcb_addr_row15_col10_bnk8_mrank1_10)||( def_mcb_addr_row14_col11_bnk8_mrank1_10)) == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
    6:11    ,   0b001011    ,            1            ,     (( def_mcb_addr_row14_col10_bnk8_mrank1_11) == 1);         #cfg_a0map_mrank1 Master Rank Bit 1
}

scom 0x030106C8     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
    12:17   ,   0b000000    ,            1            ,     ((def_mcb_mrank2_unset));                             #cfg_a0map_mrank2 Master Rank Rank Bit 2
    12:17   ,   0b000011    ,            1            ,     ((def_mcb_addr_row17_col12_bnk16_mrank2_3 ) == 1);         #cfg_a0map_mrank2 Master Rank Rank Bit 2
    12:17   ,   0b000100    ,            1            ,     (((def_mcb_addr_row17_col11_bnk16_mrank2_4 ) ||(def_mcb_addr_row16_col12_bnk16_mrank2_4 ) ||(def_mcb_addr_row17_col12_bnk16_mrank2_4 ) ||( def_mcb_addr_row17_col12_bnk8_mrank2_4 )) == 1);         #cfg_a0map_mrank2 Master Rank Rank Bit 2
    12:17   ,   0b000101    ,            1            ,     (((def_mcb_addr_row17_col10_bnk16_mrank2_5 ) ||(def_mcb_addr_row16_col11_bnk16_mrank2_5 ) ||(def_mcb_addr_row17_col11_bnk16_mrank2_5 ) ||(def_mcb_addr_row15_col12_bnk16_mrank2_5 ) ||(def_mcb_addr_row16_col12_bnk16_mrank2_5 ) ||(def_mcb_addr_row17_col12_bnk16_mrank2_5 ) ||( def_mcb_addr_row17_col11_bnk8_mrank2_5 ) ||( def_mcb_addr_row16_col12_bnk8_mrank2_5 ) ||( def_mcb_addr_row17_col12_bnk8_mrank2_5 )) == 1);         #cfg_a0map_mrank2 Master Rank Rank Bit 2
    12:17   ,   0b000110    ,            1            ,     (((def_mcb_addr_row16_col10_bnk16_mrank2_6 ) ||(def_mcb_addr_row17_col12_bnk16_mrank2_6 ) ||(def_mcb_addr_row17_col10_bnk16_mrank2_6 ) ||(def_mcb_addr_row15_col11_bnk16_mrank2_6 ) ||(def_mcb_addr_row16_col11_bnk16_mrank2_6 ) ||(def_mcb_addr_row17_col11_bnk16_mrank2_6 ) ||(def_mcb_addr_row14_col12_bnk16_mrank2_6 ) ||(def_mcb_addr_row15_col12_bnk16_mrank2_6 ) ||(def_mcb_addr_row16_col12_bnk16_mrank2_6 ) ||( def_mcb_addr_row17_col10_bnk8_mrank2_6 ) ||( def_mcb_addr_row16_col11_bnk8_mrank2_6 ) ||( def_mcb_addr_row17_col11_bnk8_mrank2_6 ) ||( def_mcb_addr_row15_col12_bnk8_mrank2_6 ) ||( def_mcb_addr_row16_col12_bnk8_mrank2_6 ) ||( def_mcb_addr_row17_col12_bnk8_mrank2_6 )) == 1);         #cfg_a0map_mrank2 Master Rank Rank Bit 2
    12:17   ,   0b000111    ,            1            ,     (((def_mcb_addr_row15_col10_bnk16_mrank2_7 ) ||(def_mcb_addr_row17_col11_bnk16_mrank2_7 )||(def_mcb_addr_row16_col12_bnk16_mrank2_7 )||( def_mcb_addr_row17_col12_bnk8_mrank2_7 ) ||(def_mcb_addr_row16_col10_bnk16_mrank2_7 ) ||(def_mcb_addr_row17_col10_bnk16_mrank2_7 ) ||(def_mcb_addr_row14_col11_bnk16_mrank2_7 ) ||(def_mcb_addr_row15_col11_bnk16_mrank2_7 ) ||(def_mcb_addr_row16_col11_bnk16_mrank2_7 ) ||(def_mcb_addr_row14_col12_bnk16_mrank2_7 ) ||(def_mcb_addr_row15_col12_bnk16_mrank2_7 ) ||( def_mcb_addr_row16_col10_bnk8_mrank2_7 ) ||( def_mcb_addr_row17_col10_bnk8_mrank2_7 ) ||( def_mcb_addr_row14_col11_bnk8_mrank2_7 ) ||( def_mcb_addr_row15_col11_bnk8_mrank2_7 ) ||( def_mcb_addr_row16_col11_bnk8_mrank2_7 ) ||( def_mcb_addr_row17_col11_bnk8_mrank2_7 ) ||( def_mcb_addr_row14_col12_bnk8_mrank2_7 ) ||( def_mcb_addr_row15_col12_bnk8_mrank2_7 ) ||( def_mcb_addr_row16_col12_bnk8_mrank2_7 ))   == 1);         #cfg_a0map_mrank2 Master Rank Rank Bit 2
    12:17   ,   0b001000    ,            1            ,     (((def_mcb_addr_row14_col10_bnk16_mrank2_8 ) ||(def_mcb_addr_row17_col10_bnk16_mrank2_8 )||(def_mcb_addr_row16_col11_bnk16_mrank2_8 )||(def_mcb_addr_row15_col12_bnk16_mrank2_8 )||( def_mcb_addr_row17_col11_bnk8_mrank2_8 )||( def_mcb_addr_row16_col12_bnk8_mrank2_8 )   ||(def_mcb_addr_row15_col10_bnk16_mrank2_8 ) ||(def_mcb_addr_row16_col10_bnk16_mrank2_8 ) ||(def_mcb_addr_row14_col11_bnk16_mrank2_8 ) ||(def_mcb_addr_row15_col11_bnk16_mrank2_8 ) ||(def_mcb_addr_row14_col12_bnk16_mrank2_8 ) ||( def_mcb_addr_row15_col10_bnk8_mrank2_8 ) ||( def_mcb_addr_row16_col10_bnk8_mrank2_8 ) ||( def_mcb_addr_row17_col10_bnk8_mrank2_8 ) ||( def_mcb_addr_row15_col11_bnk8_mrank2_8 ) ||( def_mcb_addr_row16_col11_bnk8_mrank2_8 ) ||( def_mcb_addr_row14_col12_bnk8_mrank2_8 ) ||( def_mcb_addr_row15_col12_bnk8_mrank2_8 ))  == 1);         #cfg_a0map_mrank2 Master Rank Rank Bit 2
    12:17   ,   0b001001    ,            1            ,     (((def_mcb_addr_row14_col10_bnk16_mrank2_9 ) ||(def_mcb_addr_row16_col10_bnk16_mrank2_9 )||(def_mcb_addr_row15_col11_bnk16_mrank2_9 )||(def_mcb_addr_row14_col12_bnk16_mrank2_9 )||( def_mcb_addr_row17_col10_bnk8_mrank2_9 )||( def_mcb_addr_row16_col11_bnk8_mrank2_9 ) ||( def_mcb_addr_row15_col12_bnk8_mrank2_9 ) ||(def_mcb_addr_row15_col10_bnk16_mrank2_9 ) ||(def_mcb_addr_row14_col11_bnk16_mrank2_9 ) ||( def_mcb_addr_row14_col10_bnk8_mrank2_9 ) ||( def_mcb_addr_row15_col10_bnk8_mrank2_9 ) ||( def_mcb_addr_row16_col10_bnk8_mrank2_9 ) ||( def_mcb_addr_row14_col11_bnk8_mrank2_9 ) ||( def_mcb_addr_row15_col11_bnk8_mrank2_9 ) ||( def_mcb_addr_row14_col12_bnk8_mrank2_9 )) == 1);         #cfg_a0map_mrank2 Master Rank Rank Bit 2
    12:17   ,   0b001010    ,            1            ,     (((def_mcb_addr_row14_col10_bnk16_mrank2_10) ||(def_mcb_addr_row15_col10_bnk16_mrank2_10)||(def_mcb_addr_row14_col11_bnk16_mrank2_10)||( def_mcb_addr_row16_col10_bnk8_mrank2_10)||( def_mcb_addr_row15_col11_bnk8_mrank2_10)||( def_mcb_addr_row14_col12_bnk8_mrank2_10) ||( def_mcb_addr_row14_col10_bnk8_mrank2_10) ||( def_mcb_addr_row15_col10_bnk8_mrank2_10) ||( def_mcb_addr_row14_col11_bnk8_mrank2_10)) == 1);         #cfg_a0map_mrank2 Master Rank Rank Bit 2
    12:17   ,   0b001011    ,            1            ,     (((def_mcb_addr_row14_col10_bnk8_mrank2_11)  ||(def_mcb_addr_row14_col10_bnk16_mrank2_11)||( def_mcb_addr_row15_col10_bnk8_mrank2_11)||( def_mcb_addr_row14_col11_bnk8_mrank2_11))  == 1);         #cfg_a0map_mrank2 Master Rank Rank Bit 2
    12:17   ,   0b001100    ,            1            ,     (( def_mcb_addr_row14_col10_bnk8_mrank2_12) == 1);         #cfg_a0map_mrank2 Master Rank Rank Bit 2
}

scom 0x030106C8     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
    18:23   ,   0b000000    ,            1            ,     ((def_mcb_mrank3_unset)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
    18:23   ,   0b000100    ,            1            ,     ((def_mcb_addr_row17_col12_bnk16_mrank3_4 )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
    18:23   ,   0b000101    ,            1            ,     (((def_mcb_addr_row17_col11_bnk16_mrank3_5 ) ||(def_mcb_addr_row16_col12_bnk16_mrank3_5 ) ||(def_mcb_addr_row17_col12_bnk16_mrank3_5 ) ||( def_mcb_addr_row17_col12_bnk8_mrank3_5 ))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
    18:23   ,   0b000110    ,            1            ,     (((def_mcb_addr_row17_col10_bnk16_mrank3_6 ) ||(def_mcb_addr_row16_col11_bnk16_mrank3_6 ) ||(def_mcb_addr_row17_col11_bnk16_mrank3_6 ) ||(def_mcb_addr_row15_col12_bnk16_mrank3_6 ) ||(def_mcb_addr_row16_col12_bnk16_mrank3_6 ) ||(def_mcb_addr_row17_col12_bnk16_mrank3_6 ) ||( def_mcb_addr_row17_col11_bnk8_mrank3_6 ) ||( def_mcb_addr_row16_col12_bnk8_mrank3_6 ) ||( def_mcb_addr_row17_col12_bnk8_mrank3_6 ))                                                                                                                                                                                                                                                                                                                                                                           == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
    18:23   ,   0b000111    ,            1            ,     (((def_mcb_addr_row16_col10_bnk16_mrank3_7 ) ||(def_mcb_addr_row17_col12_bnk16_mrank3_7 )                                                                                                                                                                                                                             ||(def_mcb_addr_row17_col10_bnk16_mrank3_7 ) ||(def_mcb_addr_row15_col11_bnk16_mrank3_7 ) ||(def_mcb_addr_row16_col11_bnk16_mrank3_7 ) ||(def_mcb_addr_row17_col11_bnk16_mrank3_7 ) ||(def_mcb_addr_row14_col12_bnk16_mrank3_7 ) ||(def_mcb_addr_row15_col12_bnk16_mrank3_7 ) ||(def_mcb_addr_row16_col12_bnk16_mrank3_7 ) ||( def_mcb_addr_row17_col10_bnk8_mrank3_7 ) ||( def_mcb_addr_row16_col11_bnk8_mrank3_7 ) ||( def_mcb_addr_row17_col11_bnk8_mrank3_7 ) ||( def_mcb_addr_row15_col12_bnk8_mrank3_7 ) ||( def_mcb_addr_row16_col12_bnk8_mrank3_7 ) ||( def_mcb_addr_row17_col12_bnk8_mrank3_7 ))                                                                                                                                          == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
    18:23   ,   0b001000    ,            1            ,     (((def_mcb_addr_row15_col10_bnk16_mrank3_8 ) ||(def_mcb_addr_row17_col11_bnk16_mrank3_8 )||(def_mcb_addr_row16_col12_bnk16_mrank3_8 )||( def_mcb_addr_row17_col12_bnk8_mrank3_8 )                                                                                                                                     ||(def_mcb_addr_row16_col10_bnk16_mrank3_8 ) ||(def_mcb_addr_row17_col10_bnk16_mrank3_8 ) ||(def_mcb_addr_row14_col11_bnk16_mrank3_8 ) ||(def_mcb_addr_row15_col11_bnk16_mrank3_8 ) ||(def_mcb_addr_row16_col11_bnk16_mrank3_8 ) ||(def_mcb_addr_row14_col12_bnk16_mrank3_8 ) ||(def_mcb_addr_row15_col12_bnk16_mrank3_8 ) ||( def_mcb_addr_row16_col10_bnk8_mrank3_8 ) ||( def_mcb_addr_row17_col10_bnk8_mrank3_8 ) ||( def_mcb_addr_row14_col11_bnk8_mrank3_8 ) ||( def_mcb_addr_row15_col11_bnk8_mrank3_8 ) ||( def_mcb_addr_row16_col11_bnk8_mrank3_8 ) ||( def_mcb_addr_row17_col11_bnk8_mrank3_8 ) ||( def_mcb_addr_row14_col12_bnk8_mrank3_8 ) ||( def_mcb_addr_row15_col12_bnk8_mrank3_8 ) ||( def_mcb_addr_row16_col12_bnk8_mrank3_8 ))   == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
    18:23   ,   0b001001    ,            1            ,     (((def_mcb_addr_row14_col10_bnk16_mrank3_9 ) ||(def_mcb_addr_row17_col10_bnk16_mrank3_9 )||(def_mcb_addr_row16_col11_bnk16_mrank3_9 )||(def_mcb_addr_row15_col12_bnk16_mrank3_9 )||( def_mcb_addr_row17_col11_bnk8_mrank3_9 )||( def_mcb_addr_row16_col12_bnk8_mrank3_9 )                                             ||(def_mcb_addr_row15_col10_bnk16_mrank3_9 ) ||(def_mcb_addr_row16_col10_bnk16_mrank3_9 ) ||(def_mcb_addr_row14_col11_bnk16_mrank3_9 ) ||(def_mcb_addr_row15_col11_bnk16_mrank3_9 ) ||(def_mcb_addr_row14_col12_bnk16_mrank3_9 ) ||( def_mcb_addr_row15_col10_bnk8_mrank3_9 ) ||( def_mcb_addr_row16_col10_bnk8_mrank3_9 ) ||( def_mcb_addr_row17_col10_bnk8_mrank3_9 ) ||( def_mcb_addr_row15_col11_bnk8_mrank3_9 ) ||( def_mcb_addr_row16_col11_bnk8_mrank3_9 ) ||( def_mcb_addr_row14_col12_bnk8_mrank3_9 ) ||( def_mcb_addr_row15_col12_bnk8_mrank3_9 ))                                                                                                                                                                                       == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
    18:23   ,   0b001010    ,            1            ,     (((def_mcb_addr_row14_col10_bnk16_mrank3_10) ||(def_mcb_addr_row16_col10_bnk16_mrank3_10)||(def_mcb_addr_row15_col11_bnk16_mrank3_10)||(def_mcb_addr_row14_col12_bnk16_mrank3_10)||( def_mcb_addr_row17_col10_bnk8_mrank3_10)||( def_mcb_addr_row16_col11_bnk8_mrank3_10)||( def_mcb_addr_row15_col12_bnk8_mrank3_10) ||(def_mcb_addr_row15_col10_bnk16_mrank3_10) ||(def_mcb_addr_row14_col11_bnk16_mrank3_10) ||( def_mcb_addr_row14_col10_bnk8_mrank3_10) ||( def_mcb_addr_row15_col10_bnk8_mrank3_10) ||( def_mcb_addr_row16_col10_bnk8_mrank3_10) ||( def_mcb_addr_row14_col11_bnk8_mrank3_10) ||( def_mcb_addr_row15_col11_bnk8_mrank3_10) ||( def_mcb_addr_row14_col12_bnk8_mrank3_10))                                                                                                                                                                                                                                                                                                                                                                           == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
    18:23   ,   0b001011    ,            1            ,     (((def_mcb_addr_row14_col10_bnk16_mrank3_11) ||(def_mcb_addr_row15_col10_bnk16_mrank3_11)||(def_mcb_addr_row14_col11_bnk16_mrank3_11)||( def_mcb_addr_row16_col10_bnk8_mrank3_11)||( def_mcb_addr_row15_col11_bnk8_mrank3_11)||( def_mcb_addr_row14_col12_bnk8_mrank3_11)                                             ||( def_mcb_addr_row14_col10_bnk8_mrank3_11) ||( def_mcb_addr_row15_col10_bnk8_mrank3_11) ||( def_mcb_addr_row14_col11_bnk8_mrank3_11))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
    18:23   ,   0b001100    ,            1            ,     (((def_mcb_addr_row14_col10_bnk8_mrank3_12)  ||(def_mcb_addr_row14_col10_bnk16_mrank3_12)||( def_mcb_addr_row15_col10_bnk8_mrank3_12)||( def_mcb_addr_row14_col11_bnk8_mrank3_12)) == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
    18:23   ,   0b001101    ,            1            ,     (( def_mcb_addr_row14_col10_bnk8_mrank3_13)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     == 1);         #cfg_a0map_mrank3 Master Rank Rank Bit 3
}

scom 0x030106C8     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
    24:29   ,   0b000000    ,            1            ,     ((def_mcb_srank0_unset)                                                                                                                                                                                                                       == 1);         #cfg_a0map_srank0 Slave Rank Bit 0 (MSB)
    24:29   ,   0b000101    ,            1            ,     ((def_mcb_addr_col12_bnk16_srank0_5 )                                                                                                                                                                                                         == 1);         #cfg_a0map_srank0 Slave Rank Bit 0 (MSB)
    24:29   ,   0b000110    ,            1            ,     (((def_mcb_addr_col11_bnk16_srank0_6 ) ||(def_mcb_addr_col12_bnk16_srank0_6 ) ||( def_mcb_addr_col12_bnk8_srank0_6 ))                                                                                                                         == 1);         #cfg_a0map_srank0 Slave Rank Bit 0 (MSB)
    24:29   ,   0b000111    ,            1            ,     (((def_mcb_addr_col10_bnk16_srank0_7 ) ||(def_mcb_addr_col11_bnk16_srank0_7 ) ||(def_mcb_addr_col12_bnk16_srank0_7 ) ||( def_mcb_addr_col11_bnk8_srank0_7 ) ||( def_mcb_addr_col12_bnk8_srank0_7 ))                                           == 1);         #cfg_a0map_srank0 Slave Rank Bit 0 (MSB)
    24:29   ,   0b001000    ,            1            ,     (((def_mcb_addr_col10_bnk16_srank0_8 ) ||(def_mcb_addr_col11_bnk16_srank0_8 ) ||(def_mcb_addr_col12_bnk16_srank0_8 ) ||( def_mcb_addr_col10_bnk8_srank0_8 ) ||( def_mcb_addr_col11_bnk8_srank0_8 ) ||( def_mcb_addr_col12_bnk8_srank0_8 ))    == 1);         #cfg_a0map_srank0 Slave Rank Bit 0 (MSB)
    24:29   ,   0b001001    ,            1            ,     (((def_mcb_addr_col10_bnk16_srank0_9 ) ||(def_mcb_addr_col11_bnk16_srank0_9 ) ||( def_mcb_addr_col10_bnk8_srank0_9 ) ||( def_mcb_addr_col11_bnk8_srank0_9 ) ||( def_mcb_addr_col12_bnk8_srank0_9 ))                                           == 1);         #cfg_a0map_srank0 Slave Rank Bit 0 (MSB)
    24:29   ,   0b001010    ,            1            ,     ((( def_mcb_addr_col10_bnk8_srank0_10) ||( def_mcb_addr_col11_bnk8_srank0_10) ||(def_mcb_addr_col10_bnk16_srank0_10) ||( def_mcb_addr_col10_bnk8_srank0_11))                                                                                  == 1);         #cfg_a0map_srank0 Slave Rank Bit 0 (MSB)
    30:35   ,   0b000000    ,            1            ,     ((def_mcb_srank1_unset)                                                                                                                                                                                                                       == 1);         #cfg_a0map_srank1 Slave Rank Bit 1
    30:35   ,   0b000110    ,            1            ,     ((def_mcb_addr_col12_bnk16_srank1_6 )                                                                                                                                                                                                         == 1);         #cfg_a0map_srank1 Slave Rank Bit 1
    30:35   ,   0b000111    ,            1            ,     (((def_mcb_addr_col11_bnk16_srank1_7 ) ||(def_mcb_addr_col12_bnk16_srank1_7 ) ||( def_mcb_addr_col12_bnk8_srank1_7 ))                                                                                                                         == 1);         #cfg_a0map_srank1 Slave Rank Bit 1
    30:35   ,   0b001000    ,            1            ,     (((def_mcb_addr_col10_bnk16_srank1_8 ) ||(def_mcb_addr_col11_bnk16_srank1_8 ) ||(def_mcb_addr_col12_bnk16_srank1_8 ) ||( def_mcb_addr_col11_bnk8_srank1_8 ) ||( def_mcb_addr_col12_bnk8_srank1_8 ))                                           == 1);         #cfg_a0map_srank1 Slave Rank Bit 1
    30:35   ,   0b001001    ,            1            ,     (((def_mcb_addr_col10_bnk16_srank1_9 ) ||(def_mcb_addr_col11_bnk16_srank1_9 ) ||(def_mcb_addr_col12_bnk16_srank1_9 ) ||( def_mcb_addr_col10_bnk8_srank1_9 ) ||( def_mcb_addr_col11_bnk8_srank1_9 ) ||( def_mcb_addr_col12_bnk8_srank1_9 ))    == 1);         #cfg_a0map_srank1 Slave Rank Bit 1
    30:35   ,   0b001010    ,            1            ,     (((def_mcb_addr_col10_bnk16_srank1_10) ||(def_mcb_addr_col11_bnk16_srank1_10) ||( def_mcb_addr_col10_bnk8_srank1_10) ||( def_mcb_addr_col11_bnk8_srank1_10) ||( def_mcb_addr_col12_bnk8_srank1_10))                                           == 1);         #cfg_a0map_srank1 Slave Rank Bit 1
    30:35   ,   0b001011    ,            1            ,     (((def_mcb_addr_col10_bnk16_srank1_11) ||( def_mcb_addr_col10_bnk8_srank1_11) ||( def_mcb_addr_col11_bnk8_srank1_11))                                                                                                                         == 1);         #cfg_a0map_srank1 Slave Rank Bit 1
    30:35   ,   0b001100    ,            1            ,     (( def_mcb_addr_col10_bnk8_srank1_12)                                                                                                                                                                                                         == 1);         #cfg_a0map_srank1 Slave Rank Bit 1
}

scom 0x030106C8     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
    36:41   ,   0b000000    ,            1            ,     ((def_mcb_srank2_unset)                                                                                                                                                                                                                                                             == 1);         #cfg_a0map_srank2 Slave Rank Rank Bit 2
    36:41   ,   0b000111    ,            1            ,     ((def_mcb_addr_col12_bnk16_srank2_7 )                                                                                                                                                                                                                                               == 1);         #cfg_a0map_srank2 Slave Rank Rank Bit 2
    36:41   ,   0b001000    ,            1            ,     (((def_mcb_addr_col11_bnk16_srank2_8 ) ||(def_mcb_addr_col12_bnk16_srank2_8 ) ||( def_mcb_addr_col12_bnk8_srank2_8 ))                                                                                                                                                               == 1);         #cfg_a0map_srank2 Slave Rank Rank Bit 2
    36:41   ,   0b001001    ,            1            ,     (((def_mcb_addr_col10_bnk16_srank2_9 ) ||(def_mcb_addr_col11_bnk16_srank2_9 ) ||(def_mcb_addr_col12_bnk16_srank2_9 ) ||( def_mcb_addr_col11_bnk8_srank2_9 ) ||( def_mcb_addr_col12_bnk8_srank2_9 ))                                                                                 == 1);         #cfg_a0map_srank2 Slave Rank Rank Bit 2
    36:41   ,   0b001010    ,            1            ,     (((def_mcb_addr_col10_bnk16_srank2_10) ||(def_mcb_addr_col11_bnk16_srank2_10) ||(def_mcb_addr_col12_bnk16_srank2_10) ||( def_mcb_addr_col10_bnk8_srank2_10) ||( def_mcb_addr_col11_bnk8_srank2_10) ||( def_mcb_addr_col12_bnk8_srank2_10) ||(def_mcb_addr_col10_bnk16_srank2_11))   == 1);         #cfg_a0map_srank2 Slave Rank Rank Bit 2
    36:41   ,   0b001011    ,            1            ,     (((def_mcb_addr_col11_bnk16_srank2_11) ||( def_mcb_addr_col10_bnk8_srank2_11) ||( def_mcb_addr_col11_bnk8_srank2_11) ||( def_mcb_addr_col12_bnk8_srank2_11))                                                                                                                        == 1);         #cfg_a0map_srank2 Slave Rank Rank Bit 2
    36:41   ,   0b001100    ,            1            ,     (((def_mcb_addr_col10_bnk16_srank2_12) ||( def_mcb_addr_col10_bnk8_srank2_12) ||( def_mcb_addr_col11_bnk8_srank2_12))                                                                                                                                                               == 1);         #cfg_a0map_srank2 Slave Rank Rank Bit 2
    36:41   ,   0b001101    ,            1            ,     (( def_mcb_addr_col10_bnk8_srank2_13)                                                                                                                                                                                                                                               == 1);         #cfg_a0map_srank2 Slave Rank Rank Bit 2
    42:47   ,   0b011011    ,            1            ,     (def_mcb_addr_bank3_27      == 1);         #cfg_a0map_bank3  DRAM Bank Address Bit 3 (MSB)
    42:47   ,   0b011010    ,            1            ,     (def_mcb_addr_bank3_26      == 1);         #cfg_a0map_bank3  DRAM Bank Address Bit 3 (MSB)
    42:47   ,   0b011001    ,            1            ,     (def_mcb_addr_bank3_25      == 1);         #cfg_a0map_bank3  DRAM Bank Address Bit 3 (MSB)
    42:47   ,   0b000000    ,            1            ,     (def_mcb_addr_unset_bank3   == 1);         #cfg_a0map_bank3  DRAM Bank Address Bit 3 (MSB)
    48:53   ,   0b011100    ,            1            ,     (def_mcb_addr_bank2_28      == 1);         #cfg_a0map_bank2  DRAM Bank Address Bit 2 (MSB)
    48:53   ,   0b011011    ,            1            ,     (def_mcb_addr_bank2_27      == 1);         #cfg_a0map_bank2  DRAM Bank Address Bit 2 (MSB)
    48:53   ,   0b011010    ,            1            ,     (def_mcb_addr_bank2_26      == 1);         #cfg_a0map_bank2  DRAM Bank Address Bit 2 (MSB)
    54:59   ,   0b011101    ,            1            ,     (def_mcb_addr_bank1_29      == 1);         #cfg_a0map_bank1  DRAM Bank Address Bit 1
    54:59   ,   0b011100    ,            1            ,     (def_mcb_addr_bank1_28      == 1);         #cfg_a0map_bank1  DRAM Bank Address Bit 1
    54:59   ,   0b011011    ,            1            ,     (def_mcb_addr_bank1_27      == 1);         #cfg_a0map_bank1  DRAM Bank Address Bit 1
}


scom 0x030106C9     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
    0:5     ,   0b011110    ,            1           ,      (def_mcb_addr_bank0_30    == 1);         #cfg_a0map_bank0 DRAM Bank Address Bit 0
    0:5     ,   0b011101    ,            1           ,      (def_mcb_addr_bank0_29    == 1);         #cfg_a0map_bank0 DRAM Bank Address Bit 0
    0:5     ,   0b011100    ,            1           ,      (def_mcb_addr_bank0_28    == 1);         #cfg_a0map_bank0 DRAM Bank Address Bit 0
    6:11    ,   0b001011    ,            1           ,      (def_mcb_addr_row16_11       == 1);         #cfg_a0map_row16 DRAM Row Address Bit16 (MSB)
    6:11    ,   0b001010    ,            1           ,      (def_mcb_addr_row16_10       == 1);         #cfg_a0map_row16 DRAM Row Address Bit16 (MSB)
    6:11    ,   0b001001    ,            1           ,      (def_mcb_addr_row16_9        == 1);         #cfg_a0map_row16 DRAM Row Address Bit16 (MSB)
    6:11    ,   0b001000    ,            1           ,      (def_mcb_addr_row16_8        == 1);         #cfg_a0map_row16 DRAM Row Address Bit16 (MSB)
    6:11    ,   0b000000    ,            1           ,      (def_mcb_addr_unset_row16    == 1);         #cfg_a0map_row16 DRAM Row Address Bit16 (MSB)
    12:17   ,   0b001100    ,            1           ,      (def_mcb_addr_row15_12       == 1);         #cfg_a0map_row15 DRAM Row Address Bit15
    12:17   ,   0b001011    ,            1           ,      (def_mcb_addr_row15_11       == 1);         #cfg_a0map_row15 DRAM Row Address Bit15
    12:17   ,   0b001010    ,            1           ,      (def_mcb_addr_row15_10       == 1);         #cfg_a0map_row15 DRAM Row Address Bit15
    12:17   ,   0b001001    ,            1           ,      (def_mcb_addr_row15_9        == 1);         #cfg_a0map_row15 DRAM Row Address Bit15
    12:17   ,   0b000000    ,            1           ,      (def_mcb_addr_unset_row15    == 1);         #cfg_a0map_row15 DRAM Row Address Bit15
    18:23   ,   0b001101    ,            1           ,      (def_mcb_addr_row14_13       == 1);         #cfg_a0map_row14 DRAM Row Address Bit 14
    18:23   ,   0b001100    ,            1           ,      (def_mcb_addr_row14_12       == 1);         #cfg_a0map_row14 DRAM Row Address Bit 14
    18:23   ,   0b001011    ,            1           ,      (def_mcb_addr_row14_11       == 1);         #cfg_a0map_row14 DRAM Row Address Bit 14
    18:23   ,   0b001010    ,            1           ,      (def_mcb_addr_row14_10       == 1);         #cfg_a0map_row14 DRAM Row Address Bit 14
    18:23   ,   0b000000    ,            1           ,      (def_mcb_addr_unset_row14    == 1);         #cfg_a0map_row14 DRAM Row Address Bit 14
    24:29   ,   0b001110    ,            1           ,      (def_mcb_addr_row13_14       == 1);         #cfg_a0map_row13 DRAM Row Address Bit 13
    24:29   ,   0b001101    ,            1           ,      (def_mcb_addr_row13_13       == 1);         #cfg_a0map_row13 DRAM Row Address Bit 13
    24:29   ,   0b001100    ,            1           ,      (def_mcb_addr_row13_12       == 1);         #cfg_a0map_row13 DRAM Row Address Bit 13
    24:29   ,   0b001011    ,            1           ,      (def_mcb_addr_row13_11       == 1);         #cfg_a0map_row13 DRAM Row Address Bit 13
    30:35   ,   0b001111    ,            1           ,      (def_mcb_addr_row12_15       == 1);         #cfg_a0map_row12 DRAM Row Address Bit 12
    30:35   ,   0b001110    ,            1           ,      (def_mcb_addr_row12_14       == 1);         #cfg_a0map_row12 DRAM Row Address Bit 12
    30:35   ,   0b001101    ,            1           ,      (def_mcb_addr_row12_13       == 1);         #cfg_a0map_row12 DRAM Row Address Bit 12
    30:35   ,   0b001100    ,            1           ,      (def_mcb_addr_row12_12       == 1);         #cfg_a0map_row12 DRAM Row Address Bit 12
    36:41   ,   0b010000    ,            1           ,      (def_mcb_addr_row11_16       == 1);         #cfg_a0map_row11 DRAM Row Address Bit 11
    36:41   ,   0b001111    ,            1           ,      (def_mcb_addr_row11_15       == 1);         #cfg_a0map_row11 DRAM Row Address Bit 11
    36:41   ,   0b001110    ,            1           ,      (def_mcb_addr_row11_14       == 1);         #cfg_a0map_row11 DRAM Row Address Bit 11
    36:41   ,   0b001101    ,            1           ,      (def_mcb_addr_row11_13       == 1);         #cfg_a0map_row11 DRAM Row Address Bit 11
    42:47   ,   0b010001    ,            1           ,      (def_mcb_addr_row10_17       == 1);         #cfg_a0map_row10 DRAM Row Address Bit 10
    42:47   ,   0b010000    ,            1           ,      (def_mcb_addr_row10_16       == 1);         #cfg_a0map_row10 DRAM Row Address Bit 10
    42:47   ,   0b001111    ,            1           ,      (def_mcb_addr_row10_15       == 1);         #cfg_a0map_row10 DRAM Row Address Bit 10
    42:47   ,   0b001110    ,            1           ,      (def_mcb_addr_row10_14       == 1);         #cfg_a0map_row10 DRAM Row Address Bit 10
    48:53   ,   0b010010    ,            1           ,      (def_mcb_addr_row9_18        == 1);         #cfg_a0map_row9  DRAM Row Address Bit 9
    48:53   ,   0b010001    ,            1           ,      (def_mcb_addr_row9_17        == 1);         #cfg_a0map_row9  DRAM Row Address Bit 9
    48:53   ,   0b010000    ,            1           ,      (def_mcb_addr_row9_16        == 1);         #cfg_a0map_row9  DRAM Row Address Bit 9
    48:53   ,   0b001111    ,            1           ,      (def_mcb_addr_row9_15        == 1);         #cfg_a0map_row9  DRAM Row Address Bit 9
    54:59   ,   0b010011    ,            1           ,      (def_mcb_addr_row8_19        == 1);         #cfg_a0map_row8  DRAM Row Address Bit 8
    54:59   ,   0b010010    ,            1           ,      (def_mcb_addr_row8_18        == 1);         #cfg_a0map_row8  DRAM Row Address Bit 8
    54:59   ,   0b010001    ,            1           ,      (def_mcb_addr_row8_17        == 1);         #cfg_a0map_row8  DRAM Row Address Bit 8
    54:59   ,   0b010000    ,            1           ,      (def_mcb_addr_row8_16        == 1);         #cfg_a0map_row8  DRAM Row Address Bit 8
}

scom 0x030106CA     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
    0:5     ,   0b010100    ,            1           ,      (def_mcb_addr_row7_20    == 1);         #cfg_a0map_row7   DRAM Row Address Bit 7
    0:5     ,   0b010011    ,            1           ,      (def_mcb_addr_row7_19    == 1);         #cfg_a0map_row7   DRAM Row Address Bit 7
    0:5     ,   0b010010    ,            1           ,      (def_mcb_addr_row7_18    == 1);         #cfg_a0map_row7   DRAM Row Address Bit 7
    0:5     ,   0b010001    ,            1           ,      (def_mcb_addr_row7_17    == 1);         #cfg_a0map_row7   DRAM Row Address Bit 7
    6:11    ,   0b010101    ,            1           ,      (def_mcb_addr_row6_21    == 1);         #cfg_a0map_row6   DRAM Row Address Bit 6
    6:11    ,   0b010100    ,            1           ,      (def_mcb_addr_row6_20    == 1);         #cfg_a0map_row6   DRAM Row Address Bit 6
    6:11    ,   0b010011    ,            1           ,      (def_mcb_addr_row6_19    == 1);         #cfg_a0map_row6   DRAM Row Address Bit 6
    6:11    ,   0b010010    ,            1           ,      (def_mcb_addr_row6_18    == 1);         #cfg_a0map_row6   DRAM Row Address Bit 6
    12:17   ,   0b010110    ,            1           ,      (def_mcb_addr_row5_22    == 1);         #cfg_a0map_row5   DRAM Row Address Bit 5
    12:17   ,   0b010101    ,            1           ,      (def_mcb_addr_row5_21    == 1);         #cfg_a0map_row5   DRAM Row Address Bit 5
    12:17   ,   0b010100    ,            1           ,      (def_mcb_addr_row5_20    == 1);         #cfg_a0map_row5   DRAM Row Address Bit 5
    12:17   ,   0b010011    ,            1           ,      (def_mcb_addr_row5_19    == 1);         #cfg_a0map_row5   DRAM Row Address Bit 5
    18:23   ,   0b010111    ,            1           ,      (def_mcb_addr_row4_23    == 1);         #cfg_a0map_row4   DRAM Row Address Bit 4
    18:23   ,   0b010110    ,            1           ,      (def_mcb_addr_row4_22    == 1);         #cfg_a0map_row4   DRAM Row Address Bit 4
    18:23   ,   0b010101    ,            1           ,      (def_mcb_addr_row4_21    == 1);         #cfg_a0map_row4   DRAM Row Address Bit 4
    18:23   ,   0b010100    ,            1           ,      (def_mcb_addr_row4_20    == 1);         #cfg_a0map_row4   DRAM Row Address Bit 4
    24:29   ,   0b011000    ,            1           ,      (def_mcb_addr_row3_24    == 1);         #cfg_a0map_row3   DRAM Row Address Bit 3
    24:29   ,   0b010111    ,            1           ,      (def_mcb_addr_row3_23    == 1);         #cfg_a0map_row3   DRAM Row Address Bit 3
    24:29   ,   0b010110    ,            1           ,      (def_mcb_addr_row3_22    == 1);         #cfg_a0map_row3   DRAM Row Address Bit 3
    24:29   ,   0b010101    ,            1           ,      (def_mcb_addr_row3_21    == 1);         #cfg_a0map_row3   DRAM Row Address Bit 3
    30:35   ,   0b011001    ,            1           ,      (def_mcb_addr_row2_25    == 1);         #cfg_a0map_row2   DRAM Row Address Bit 2
    30:35   ,   0b011000    ,            1           ,      (def_mcb_addr_row2_24    == 1);         #cfg_a0map_row2   DRAM Row Address Bit 2
    30:35   ,   0b010111    ,            1           ,      (def_mcb_addr_row2_23    == 1);         #cfg_a0map_row2   DRAM Row Address Bit 2
    30:35   ,   0b010110    ,            1           ,      (def_mcb_addr_row2_22    == 1);         #cfg_a0map_row2   DRAM Row Address Bit 2
    36:41   ,   0b011010    ,            1           ,      (def_mcb_addr_row1_26    == 1);         #cfg_a0map_row1   DRAM Row Address Bit 1
    36:41   ,   0b011001    ,            1           ,      (def_mcb_addr_row1_25    == 1);         #cfg_a0map_row1   DRAM Row Address Bit 1
    36:41   ,   0b011000    ,            1           ,      (def_mcb_addr_row1_24    == 1);         #cfg_a0map_row1   DRAM Row Address Bit 1
    36:41   ,   0b010111    ,            1           ,      (def_mcb_addr_row1_23    == 1);         #cfg_a0map_row1   DRAM Row Address Bit 1
    42:47   ,   0b011011    ,            1           ,      (def_mcb_addr_row0_27    == 1);         #cfg_a0map_row0   DRAM Row Address Bit 0
    42:47   ,   0b011010    ,            1           ,      (def_mcb_addr_row0_26    == 1);         #cfg_a0map_row0   DRAM Row Address Bit 0
    42:47   ,   0b011001    ,            1           ,      (def_mcb_addr_row0_25    == 1);         #cfg_a0map_row0   DRAM Row Address Bit 0
    42:47   ,   0b011000    ,            1           ,      (def_mcb_addr_row0_24    == 1);         #cfg_a0map_row0   DRAM Row Address Bit 0
    48:53   ,   0b000000    ,            1           ,      (def_mcb_addr_unset_col13 == 1);     #cfg_a0map_col13  DRAM Column Address Bit 13  (MSB)
    48:53   ,   0b011101    ,            1           ,      (def_mcb_addr_col13_29 == 1);        #cfg_a0map_col13  DRAM Column Address Bit 13  (MSB)
    54:59   ,   0b000000    ,            1           ,      (def_mcb_addr_unset_col11 == 1);     #cfg_a0map_col11  DRAM Column Address Bit 11
    54:59   ,   0b011110    ,            1           ,      (def_mcb_addr_col11_30 == 1);        #cfg_a0map_col11  DRAM Column Address Bit 11
}

scom 0x030106CB     {
    bits    ,   scom_data   ,       ATTR_FUNCTIONAL,     expr;
    0:5     ,   0b011111    ,            1           ,      any;         #cfg_a0map_col9 DRAM Column Address Bit 9
    6:11    ,   0b100000    ,            1           ,      any;         #cfg_a0map_col8 DRAM Column Address Bit 8
    12:17   ,   0b100001    ,            1           ,      any;         #cfg_a0map_col7 DRAM Column Address Bit 7
    18:23   ,   0b100010    ,            1           ,      any;         #cfg_a0map_col6 DRAM Column Address Bit 6
    24:29   ,   0b100011    ,            1           ,      any;         #cfg_a0map_col5 DRAM Column Address Bit 5
    30:35   ,   0b100100    ,            1           ,      any;         #cfg_a0map_col4 DRAM Column Address Bit 4
    36:41   ,   0b100101    ,            1           ,      any;         #cfg_a0map_col3 DRAM Column Address Bit 3
#    42:47   ,   0b100101    ,            1           ,      any;         #cfg_a0map_col2 DRAM Column Address Bit 2 Map to an Unused Address bit if NOT fixed BL= 4
    42:47   ,   0b000000    ,            1           ,      any;         #cfg_a0map_col2 DRAM Column Address Bit 2 Map to an Unused Address bit if NOT fixed BL= 4
}


OpenPOWER on IntegriCloud