summaryrefslogtreecommitdiffstats
path: root/src/usr/diag/prdf/common/plat/pegasus/Proc_regs_TP.rule
blob: 03f091cc15da582558b484a1f2eea9fc5d0b17af (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
# IBM_PROLOG_BEGIN_TAG
# This is an automatically generated prolog.
#
# $Source: src/usr/diag/prdf/common/plat/pegasus/Proc_regs_TP.rule $
#
# OpenPOWER HostBoot Project
#
# COPYRIGHT International Business Machines Corp. 2012,2014
#
# Licensed under the Apache License, Version 2.0 (the "License");
# you may not use this file except in compliance with the License.
# You may obtain a copy of the License at
#
#     http://www.apache.org/licenses/LICENSE-2.0
#
# Unless required by applicable law or agreed to in writing, software
# distributed under the License is distributed on an "AS IS" BASIS,
# WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or
# implied. See the License for the specific language governing
# permissions and limitations under the License.
#
# IBM_PROLOG_END_TAG

    ############################################################################
    # TP Chiplet Registers
    ############################################################################

    register TP_CHIPLET_CS_FIR
    {
        name        "EH.TPCHIP.TPC.XFIR";
        scomaddr    0x01040000;
        capture     group default;
    };

    register TP_CHIPLET_RE_FIR
    {
        name        "EH.TPCHIP.TPC.RFIR";
        scomaddr    0x01040001;
        capture     group default;
    };

    register TP_CHIPLET_FIR_MASK
    {
        name        "EH.TPCHIP.TPC.FIR_MASK";
        scomaddr    0x01040002;
        capture     group default;
    };

    register TP_CHIPLET_SPA
    {
        name        "EH.TPCHIP.TPC.EPS.FIR.SPATTN";
        scomaddr    0x01040004;
        capture     group default;
    };

    register TP_CHIPLET_SPA_MASK
    {
        name        "EH.TPCHIP.TPC.EPS.FIR.SPA_MASK";
        scomaddr    0x01040007;
        capture     group default;
    };

    ############################################################################
    # TP Chiplet LFIR
    ############################################################################

    register TP_LFIR
    {
        name        "EH.TPCHIP.TPC.LOCAL_FIR";
        scomaddr    0x0104000a;
        reset       (&, 0x0104000b);
        mask        (|, 0x0104000f);
        capture     group default;
    };

    register TP_LFIR_AND
    {
        name        "EH.TPCHIP.TPC.LOCAL_FIR_AND";
        scomaddr    0x0104000b;
        capture     group never;
        access      write_only;
    };

    register TP_LFIR_MASK
    {
        name        "EH.TPCHIP.TPC.EPS.FIR.LOCAL_FIR_MASK";
        scomaddr    0x0104000d;
        capture     group default;
    };

    register TP_LFIR_MASK_OR
    {
        name        "EH.TPCHIP.TPC.EPS.FIR.LOCAL_FIR_MASK_OR";
        scomaddr    0x0104000f;
        capture     group never;
        access      write_only;
    };

    register TP_LFIR_ACT0
    {
        name        "EH.TPCHIP.TPC.EPS.FIR.LOCAL_FIR_ACTION0";
        scomaddr    0x01040010;
        capture     type secondary;
        capture     group never;
        capture     req nonzero("TP_LFIR");
    };

    register TP_LFIR_ACT1
    {
        name        "EH.TPCHIP.TPC.EPS.FIR.LOCAL_FIR_ACTION1";
        scomaddr    0x01040011;
        capture     type secondary;
        capture     group never;
        capture     req nonzero("TP_LFIR");
    };

    ############################################################################
    # TP Chiplet OCCFIR
    ############################################################################

    register OCCFIR
    {
        name        "EH.TPCHIP.OCC.OCI.SCOM.OCC_SCOM_OCCLFIR";
        scomaddr    0x01010800;
        reset       (&, 0x01010801);
        mask        (|, 0x01010805);
        capture     group default;
    };

    register OCCFIR_MASK
    {
        name        "EH.TPCHIP.OCC.OCI.SCOM.OCC_SCOM_OCCLFIRMASK";
        scomaddr    0x01010803;
        capture     group default;
    };

    register OCCFIR_ACT0
    {
        name        "EH.TPCHIP.OCC.OCI.SCOM.OCC_SCOM_OCCLFIRACT0";
        scomaddr    0x01010806;
        capture     type secondary;
        capture     group default;
        capture     req nonzero("OCCFIR");
    };

    register OCCFIR_ACT1
    {
        name        "EH.TPCHIP.OCC.OCI.SCOM.OCC_SCOM_OCCLFIRACT1";
        scomaddr    0x01010807;
        capture     type secondary;
        capture     group default;
        capture     req nonzero("OCCFIR");
    };

    register OCCFIR_ERROR_REPORT
    {
        name        "EH.TPCHIP.OCC.OCI.SCOM.OCC_SCOM_OCCERRRPT";
        scomaddr    0x0101080A;
        capture     group default;
        capture     group CerrRegs;
    };

    ############################################################################
    # TP Chiplet PBAMFIR
    ############################################################################

    register PBAMFIR
    {
        name        "EH.TPCHIP.PIB.LPCM.LPC.SYNC_FIR_REG";
        scomaddr    0x01010c00;
        reset       (&, 0x01010c01);
        mask        (|, 0x01010c05);
        capture     group default;
    };

    register PBAMFIR_MASK
    {
        name        "EH.TPCHIP.PIB.LPCM.LPC.SYNC_FIR_MASK_REG";
        scomaddr    0x01010c03;
        capture     group default;
    };

    register PBAMFIR_ACT0
    {
        name        "EH.TPCHIP.PIB.LPCM.LPC.SYNC_FIR_ACTION0_REG";
        scomaddr    0x01010c06;
        capture     type secondary;
        capture     group default;
        capture     req nonzero("PBAMFIR");
    };

    register PBAMFIR_ACT1
    {
        name        "EH.TPCHIP.PIB.LPCM.LPC.SYNC_FIR_ACTION1_REG";
        scomaddr    0x01010c07;
        capture     type secondary;
        capture     group default;
        capture     req nonzero("PBAMFIR");
    };

    ############################################################################
    # TP Chiplet PMCFIR
    ############################################################################

    register PMCFIR
    {
        name        "EH.TPCHIP.OCC.PMC.PMC_LFIR_ERR_REG";
        scomaddr    0x01010840;
        reset       (&, 0x01010841);
        mask        (|, 0x01010845);
        capture     group default;
    };

    register PMCFIR_MASK
    {
        name        "EH.TPCHIP.OCC.PMC.PMC_LFIR_ERR_MASK_REG";
        scomaddr    0x01010843;
        capture     group default;
    };

    register PMCFIR_ACT0
    {
        name        "EH.TPCHIP.OCC.PMC.PMC_LFIR_ACTION0_REG";
        scomaddr    0x01010846;
        capture     type secondary;
        capture     group default;
        capture     req nonzero("PMCFIR");
    };

    register PMCFIR_ACT1
    {
        name        "EH.TPCHIP.OCC.PMC.PMC_LFIR_ACTION1_REG";
        scomaddr    0x01010847;
        capture     type secondary;
        capture     group default;
        capture     req nonzero("PMCFIR");
    };

################################################################################
# TOD Register
################################################################################

    register TOD_MPCR
    {
        name       "EH.TPCHIP.PIB.TOD.TOD_M_PATH_CTRL_REG";
        scomaddr    0x00040000;
        capture     group TODReg;
    };

    register TOD_PCRP0
    {
        name       "EH.TPCHIP.PIB.TOD.TOD_PRI_PORT_0_CTRL_REG";
        scomaddr    0x00040001;
        capture     group TODReg;
    };

    register TOD_PCRP1
    {
        name       "EH.TPCHIP.PIB.TOD.TOD_PRI_PORT_1_CTRL_REG";
        scomaddr    0x00040002;
        capture     group TODReg;
    };

    register TOD_SCRP0
    {
        name       "EH.TPCHIP.PIB.TOD.TOD_SEC_PORT_0_CTRL_REG";
        scomaddr    0x00040003;
        capture     group TODReg;
    };

    register TOD_SCRP1
    {
        name       "EH.TPCHIP.PIB.TOD.TOD_SEC_PORT_1_CTRL_REG";
        scomaddr    0x00040004;
        capture     group TODReg;
    };

    register TOD_SPCR
    {
        name       "EH.TPCHIP.PIB.TOD.TOD_S_PATH_CTRL_REG";
        scomaddr    0x00040005;
        capture     group TODReg;
    };

    register TOD_IPCR
    {
        name       "EH.TPCHIP.PIB.TOD.TOD_I_PATH_CTRL_REG";
        scomaddr    0x00040006;
        capture     group TODReg;
    };

    register TOD_PSMSCR
    {
        name       "EH.TPCHIP.PIB.TOD.TOD_PSS_MSS_CTRL_REG";
        scomaddr    0x00040007;
        capture     group TODReg;
    };

    register TOD_STATUSREGISTER
    {
        name       "EH.TPCHIP.PIB.TOD.TOD_PSS_MSS_STATUS_REG";
        scomaddr    0x00040008;
        capture     group TODReg;
    };

    register TOD_MPSR
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_M_PATH_STATUS_REG";
        scomaddr    0x00040009;
        capture     group TODReg;
    };

    register TOD_SPSR
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_S_PATH_STATUS_REG";
        scomaddr    0x0004000A;
        capture     group TODReg;
    };

    register TOD_CCR
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_CHIP_CTRL_REG";
        scomaddr    0x00040010;
        capture     group TODReg;
    };

    register TOD_TRACEDATA_SET_1
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_TRACE_DATA_1_REG";
        scomaddr    0x0004001D;
        capture     group TODReg;
    };

    register TOD_TRACEDATA_SET_2
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_TRACE_DATA_2_REG";
        scomaddr    0x0004001E;
        capture     group TODReg;
    };

    register TOD_TRACEDATA_SET_3
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_TRACE_DATA_3_REG";
        scomaddr    0x0004001F;
        capture     group TODReg;
    };

    register TOD_FSM
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_FSM_REG";
        scomaddr    0x00040024;
        capture     group TODReg;
    };

    register TOD_TX_TTYPE
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_TX_TTYPE_CTRL_REG";
        scomaddr    0x00040027;
        capture     group TODReg;
    };

    register TOD_RX_TTYPE
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_RX_TTYPE_CTRL_REG";
        scomaddr    0x00040029;
        capture     group TODReg;
    };

    register TOD_ERRORREGISTER
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_ERROR_REG";
        scomaddr    0x00040030;
        capture     group TODReg;
        reset       (^, 0x40030);
    };

    register TOD_ERRORMASK
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_ERROR_MASK_REG";
        scomaddr    0x40032;
        capture     group TODReg;
    };

    register TOD_ERRORACTION
    {
        name        "EH.TPCHIP.PIB.TOD.TOD_ERROR_ROUTING_REG";
        scomaddr    0x00040033;
        capture     group TODReg;
    };

OpenPOWER on IntegriCloud