1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
|
# IBM_PROLOG_BEGIN_TAG
# This is an automatically generated prolog.
#
# $Source: src/usr/diag/prdf/common/plat/pegasus/Membuf_regs_NEST.rule $
#
# IBM CONFIDENTIAL
#
# COPYRIGHT International Business Machines Corp. 2012,2013
#
# p1
#
# Object Code Only (OCO) source materials
# Licensed Internal Code Source Materials
# IBM HostBoot Licensed Internal Code
#
# The source code for this program is not published or otherwise
# divested of its trade secrets, irrespective of what has been
# deposited with the U.S. Copyright Office.
#
# Origin: 30
#
# IBM_PROLOG_END_TAG
############################################################################
# NEST Chiplet Registers
############################################################################
register NEST_CHIPLET_CS_FIR
{
name "TCN.XFIR";
scomaddr 0x02040000;
capture group default;
};
register NEST_CHIPLET_RE_FIR
{
name "TCN.RFIR";
scomaddr 0x02040001;
capture group default;
};
register NEST_CHIPLET_FIR_MASK
{
name "TCN.FIR_MASK";
scomaddr 0x02040002;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet LFIR
############################################################################
register NEST_LFIR
{
name "TCN.LOCAL_FIR";
scomaddr 0x0204000a;
reset (&, 0x0204000b);
mask (|, 0x0204000f);
capture group default;
};
register NEST_LFIR_MASK
{
name "TCN.EPS.FIR.LOCAL_FIR_MASK";
scomaddr 0x0204000d;
capture type secondary;
capture group default;
};
register NEST_LFIR_ACT0
{
name "TCN.EPS.FIR.LOCAL_FIR_ACTION0";
scomaddr 0x02040010;
capture type secondary;
capture group default;
};
register NEST_LFIR_ACT1
{
name "TCN.EPS.FIR.LOCAL_FIR_ACTION1";
scomaddr 0x02040011;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet DMIFIR
############################################################################
register DMIFIR
{
name "DMI.BUSCTL.SCOM.FIR_REG";
scomaddr 0x02010400;
reset (&, 0x02010401);
mask (|, 0x02010405);
capture group default;
};
register DMIFIR_MASK
{
name "DMI.BUSCTL.SCOM.FIR_MASK_REG";
scomaddr 0x02010403;
capture type secondary;
capture group default;
};
register DMIFIR_ACT0
{
name "DMI.BUSCTL.SCOM.FIR_ACTION0_REG";
scomaddr 0x02010406;
capture type secondary;
capture group default;
};
register DMIFIR_ACT1
{
name "DMI.BUSCTL.SCOM.FIR_ACTION1_REG";
scomaddr 0x02010407;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet MBIFIR
############################################################################
register MBIFIR
{
name "MBU.MBI.MBI.SCOMFIR.MBIFIRQ";
scomaddr 0x02010800;
reset (&, 0x02010801);
mask (|, 0x02010805);
capture group default;
};
register MBIFIR_MASK
{
name "MBU.MBI.MBI.SCOMFIR.MBIFIRMASK";
scomaddr 0x02010803;
capture type secondary;
capture group default;
};
register MBIFIR_ACT0
{
name "MBU.MBI.MBI.SCOMFIR.MBIFIRACT0";
scomaddr 0x02010806;
capture type secondary;
capture group default;
};
register MBIFIR_ACT1
{
name "MBU.MBI.MBI.SCOMFIR.MBIFIRACT1";
scomaddr 0x02010807;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet MBSFIR
############################################################################
register MBSFIR
{
name "MBU.MBS.MBS_FIR_REG";
scomaddr 0x02011400;
reset (&, 0x02011401);
mask (|, 0x02011405);
capture group default;
};
register MBSFIR_MASK
{
name "MBU.MBS.MBS_FIR_MASK_REG";
scomaddr 0x02011403;
capture type secondary;
capture group default;
};
register MBSFIR_ACT0
{
name "MBU.MBS.MBS_FIR_ACTION0_REG";
scomaddr 0x02011406;
capture type secondary;
capture group default;
};
register MBSFIR_ACT1
{
name "MBU.MBS.MBS_FIR_ACTION1_REG";
scomaddr 0x02011407;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet MBSECC01FIR
############################################################################
register MBSECC01FIR
{
name "MBU.MBS.ECC01.MBECCFIR";
scomaddr 0x02011440;
reset (&, 0x02011441);
mask (|, 0x02011445);
capture group default;
};
register MBSECC01FIR_MASK
{
name "MBU.MBS.ECC01.MBECCFIR_MASK";
scomaddr 0x02011443;
capture type secondary;
capture group default;
};
register MBSECC01FIR_ACT0
{
name "MBU.MBS.ECC01.MBECCFIR_ACTION0";
scomaddr 0x02011446;
capture type secondary;
capture group default;
};
register MBSECC01FIR_ACT1
{
name "MBU.MBS.ECC01.MBECCFIR_ACTION1";
scomaddr 0x02011447;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet MBSECC23FIR
############################################################################
register MBSECC23FIR
{
name "MBU.MBS.ECC23.MBECCFIR";
scomaddr 0x02011480;
reset (&, 0x02011481);
mask (|, 0x02011485);
capture group default;
};
register MBSECC23FIR_MASK
{
name "MBU.MBS.ECC23.MBECCFIR_MASK";
scomaddr 0x02011483;
capture type secondary;
capture group default;
};
register MBSECC23FIR_ACT0
{
name "MBU.MBS.ECC23.MBECCFIR_ACTION0";
scomaddr 0x02011486;
capture type secondary;
capture group default;
};
register MBSECC23FIR_ACT1
{
name "MBU.MBS.ECC23.MBECCFIR_ACTION0";
scomaddr 0x02011487;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet MCBIST01FIR
############################################################################
register MCBIST01FIR
{
name "MBU.MBS.MCBISTS01.SCOMFIR.MBSFIRQ";
scomaddr 0x02011600;
reset (&, 0x02011601);
mask (|, 0x02011605);
capture group default;
};
register MCBIST01FIR_MASK
{
name "MBU.MBS.MCBISTS01.SCOMFIR.MBSFIRMASK";
scomaddr 0x02011603;
capture type secondary;
capture group default;
};
register MCBIST01FIR_ACT0
{
name "MBU.MBS.MCBISTS01.SCOMFIR.MBSFIRACTION0";
scomaddr 0x02011606;
capture type secondary;
capture group default;
};
register MCBIST01FIR_ACT1
{
name "MBU.MBS.MCBISTS01.SCOMFIR.MBSFIRACTION1";
scomaddr 0x02011607;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet MCBIST23FIR
############################################################################
register MCBIST23FIR
{
name "MBU.MBS.MCBISTS23.SCOMFIR.MBSFIRQ";
scomaddr 0x02011700;
reset (&, 0x02011701);
mask (|, 0x02011705);
capture group default;
};
register MCBIST23FIR_MASK
{
name "MBU.MBS.MCBISTS23.SCOMFIR.MBSFIRMASK";
scomaddr 0x02011703;
capture type secondary;
capture group default;
};
register MCBIST23FIR_ACT0
{
name "MBU.MBS.MCBISTS23.SCOMFIR.MBSFIRACTION0";
scomaddr 0x02011706;
capture type secondary;
capture group default;
};
register MCBIST23FIR_ACT1
{
name "MBU.MBS.MCBISTS23.SCOMFIR.MBSFIRACTION1";
scomaddr 0x02011707;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet NESTFBISTFIR
############################################################################
register NESTFBISTFIR
{
name "FBIST.FBN.FBN_FIR_REG";
scomaddr 0x02010880;
reset (&, 0x02010881);
mask (|, 0x02010885);
capture group default;
};
register NESTFBISTFIR_MASK
{
name "FBIST.FBN.FBN_FIR_MASK_REG";
scomaddr 0x02010883;
capture type secondary;
capture group default;
};
register NESTFBISTFIR_ACT0
{
name "FBIST.FBN.FBN_FIR_ACTION0_REG";
scomaddr 0x02010886;
capture type secondary;
capture group default;
};
register NESTFBISTFIR_ACT1
{
name "FBIST.FBN.FBN_FIR_ACTION1_REG";
scomaddr 0x02010887;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet SENSORCACHEFIR
############################################################################
register SENSORCACHEFIR
{
name "SCAC.SCAC_LFIR";
scomaddr 0x020115c0;
reset (&, 0x020115c1);
mask (|, 0x020115c5);
capture group default;
};
register SENSORCACHEFIR_MASK
{
name "SCAC.SCAC_FIRMASK";
scomaddr 0x020115c3;
capture type secondary;
capture group default;
};
register SENSORCACHEFIR_ACT0
{
name "SCAC.SCAC_FIRACTION0";
scomaddr 0x020115c6;
capture type secondary;
capture group default;
};
register SENSORCACHEFIR_ACT1
{
name "SCAC.SCAC_FIRACTION1";
scomaddr 0x020115c7;
capture type secondary;
capture group default;
};
############################################################################
# NEST Chiplet MBSSECUREFIR
############################################################################
register MBSSECUREFIR
{
name "MBU.MBS.ARB.RXLT.MBSSIRQ";
scomaddr 0x0201141e;
reset (&, 0x0201141f);
# This is a special register in which we are not able to mask. All bits
# in this register should be set to checkstop so we will not need to
# mask anyway.
capture group default;
};
register MBSSECUREFIR_MASK
{
name "MBU.MBS.ARB.RXLT.MBSSIRMASK";
scomaddr 0x02011421;
capture type secondary;
capture group default;
};
register MBSSECUREFIR_ACT0
{
name "MBU.MBS.ARB.RXLT.MBSSIRACT0";
scomaddr 0x02011424;
capture type secondary;
capture group default;
};
register MBSSECUREFIR_ACT1
{
name "MBU.MBS.ARB.RXLT.MBSSIRACT1";
scomaddr 0x02011425;
capture type secondary;
capture group default;
};
|