1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
|
/* IBM_PROLOG_BEGIN_TAG */
/* This is an automatically generated prolog. */
/* */
/* $Source: src/import/chips/centaur/procedures/hwp/perv/cen_scominits.C $ */
/* */
/* OpenPOWER HostBoot Project */
/* */
/* Contributors Listed Below - COPYRIGHT 2016,2018 */
/* [+] International Business Machines Corp. */
/* */
/* */
/* Licensed under the Apache License, Version 2.0 (the "License"); */
/* you may not use this file except in compliance with the License. */
/* You may obtain a copy of the License at */
/* */
/* http://www.apache.org/licenses/LICENSE-2.0 */
/* */
/* Unless required by applicable law or agreed to in writing, software */
/* distributed under the License is distributed on an "AS IS" BASIS, */
/* WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or */
/* implied. See the License for the specific language governing */
/* permissions and limitations under the License. */
/* */
/* IBM_PROLOG_END_TAG */
/* Ibm_PROLOG_BEGIN_TAG */
/* This is an automatically generated prolog. */
/* */
/* $Source: chips/centaur/procedures/hwp/perv/cen_scominits.C $ */
/* */
/* IBM CONFIDENTIAL */
/* */
/* EKB Project */
/* */
/* [+] International Business Machines Corp. */
/* */
/* */
/* The source code for this program is not published or otherwise */
/* divested of its trade secrets, irrespective of what has been */
/* deposited with the U.S. Copyright Office. */
/* */
///
/// @file cen_scominits.C
/// @brief: Centaur scom inits (FAPI2)
///
/// empty procedure for now.
///
//
/// @author Peng Fei GOU <shgoupf@cn.ibm.com>
///
//
// *HWP HWP Owner: Peng Fei GOU <shgoupf@cn.ibm.com>
// *HWP FW Owner: Thi Tran <thi@us.ibm.com>
// *HWP Team: Perv
// *HWP Level: 2
// *HWP Consumed by: HB
//
//------------------------------------------------------------------------------
// Includes
//------------------------------------------------------------------------------
#include <cen_scominits.H>
#include <cen_gen_scom_addresses.H>
#include <cen_gen_scom_addresses_fixes.H>
#include <cen_gen_scom_addresses_fld.H>
//------------------------------------------------------------------------------
// Function definitions
//------------------------------------------------------------------------------
fapi2::ReturnCode
cen_scominits(const fapi2::Target<fapi2::TARGET_TYPE_MEMBUF_CHIP>& i_target)
{
FAPI_DBG("Start");
// trace setup, moved from MBS SCOM initfile based on inability to apply
// via inband (HW440754)
//
{
// set controls in each chiplet to force trace freeze on xstop
fapi2::buffer<uint64_t> l_dbg_mode_reg;
fapi2::buffer<uint64_t> l_dbg_trace_mode_reg2;
// TP
FAPI_TRY(fapi2::getScom(i_target,
CEN_DBG_MODE_REG,
l_dbg_mode_reg),
"Error from getScom (CEN_DBG_MODE_REG)");
l_dbg_mode_reg.setBit<CEN_DBG_MODE_REG_STOP_ON_XSTOP_SELECTION>();
FAPI_TRY(fapi2::putScom(i_target,
CEN_DBG_MODE_REG,
l_dbg_mode_reg),
"Error from putScom (CEN_DBG_MODE_REG)");
FAPI_TRY(fapi2::getScom(i_target,
CEN_DBG_TRACE_MODE_REG_2,
l_dbg_trace_mode_reg2),
"Error from getScom (CEN_DBG_TRACE_MODE_REG_2)");
l_dbg_trace_mode_reg2.setBit<CEN_DBG_TRACE_MODE_REG_2_STOP_ON_ERR>();
FAPI_TRY(fapi2::putScom(i_target,
CEN_DBG_TRACE_MODE_REG_2,
l_dbg_trace_mode_reg2),
"Error from putScom (CEN_DBG_TRACE_MODE_REG_2)");
// NEST
FAPI_TRY(fapi2::getScom(i_target,
CEN_TCN_DBG_MODE_REG,
l_dbg_mode_reg),
"Error from getScom (CEN_TCN_DBG_MODE_REG)");
l_dbg_mode_reg.setBit<CEN_DBG_MODE_REG_STOP_ON_XSTOP_SELECTION>();
FAPI_TRY(fapi2::putScom(i_target,
CEN_TCN_DBG_MODE_REG,
l_dbg_mode_reg),
"Error from putScom (CEN_TCN_DBG_MODE_REG)");
FAPI_TRY(fapi2::getScom(i_target,
CEN_TCN_DBG_TRACE_MODE_REG_2,
l_dbg_trace_mode_reg2),
"Error from getScom (CEN_TCN_DBG_TRACE_MODE_REG_2)");
l_dbg_trace_mode_reg2.setBit<CEN_DBG_TRACE_MODE_REG_2_STOP_ON_ERR>();
FAPI_TRY(fapi2::putScom(i_target,
CEN_TCN_DBG_TRACE_MODE_REG_2,
l_dbg_trace_mode_reg2),
"Error from putScom (CEN_TCN_DBG_TRACE_MODE_REG_2)");
// MEM
FAPI_TRY(fapi2::getScom(i_target,
CEN_TCM_DBG_MODE_REG,
l_dbg_mode_reg),
"Error from getScom (CEN_TCM_DBG_MODE_REG)");
l_dbg_mode_reg.setBit<CEN_DBG_MODE_REG_STOP_ON_XSTOP_SELECTION>();
FAPI_TRY(fapi2::putScom(i_target,
CEN_TCM_DBG_MODE_REG,
l_dbg_mode_reg),
"Error from putScom (CEN_TCM_DBG_MODE_REG)");
FAPI_TRY(fapi2::getScom(i_target,
CEN_TCM_DBG_TRACE_MODE_REG_2,
l_dbg_trace_mode_reg2),
"Error from getScom (CEN_TCM_DBG_TRACE_MODE_REG_2)");
l_dbg_trace_mode_reg2.setBit<CEN_DBG_TRACE_MODE_REG_2_STOP_ON_ERR>();
FAPI_TRY(fapi2::putScom(i_target,
CEN_TCM_DBG_TRACE_MODE_REG_2,
l_dbg_trace_mode_reg2),
"Error from putScom (CEN_TCM_DBG_TRACE_MODE_REG_2)");
}
// ensure that MBI traces are running, to trace framelock/FRTL activity
{
fapi2::buffer<uint64_t> l_trctrl_config = 0;
l_trctrl_config.setBit<CEN_TCN_TRA_MBITRA_TRACE_TRCTRL_CONFIG_LCL_CLK_GATE_CTRL,
CEN_TCN_TRA_MBITRA_TRACE_TRCTRL_CONFIG_LCL_CLK_GATE_CTRL_LEN>();
FAPI_TRY(fapi2::putScom(i_target,
CEN_TCN_TRA_MBITRA_TRACE_TRCTRL_CONFIG,
l_trctrl_config),
"Error from putScom (CEN_TCN_TRA_MBITRA_TRACE_TRCTRL_CONFIG)");
}
// TP pervasive LFIR setup
{
fapi2::buffer<uint64_t> l_tp_perv_lfir_mask_or;
fapi2::buffer<uint64_t> l_tp_perv_lfir_mask_and;
fapi2::buffer<uint64_t> l_tp_perv_lfir_action0;
fapi2::buffer<uint64_t> l_tp_perv_lfir_action1;
l_tp_perv_lfir_mask_and.flush<1>();
// 0 CFIR internal parity error recoverable unmask
l_tp_perv_lfir_action0.clearBit<0>();
l_tp_perv_lfir_action1.setBit<0>();
l_tp_perv_lfir_mask_and.clearBit<0>();
// 1 GPIO (PCB error) recoverable mask (forever)
// 2 CC (PCB error) recoverable mask (forever)
// 3 CC (OPCG, parity, scan collision) recoverable mask (forever)
// 4 PSC (PCB error) recoverable mask (forever)
// 5 PSC (parity error) recoverable mask (forever)
// 6 Thermal (parity error) recoverable mask (forever)
// 7 Thermal (PCB error) recoverable mask (forever)
// 8 Thermal (critical Trip error) recoverable mask (forever)
// 9 Thermal (fatal Trip error) recoverable mask (forever)
// 10 Thermal (Voltage trip error) recoverable mask (forever)
// 11 Trace Array recoverable mask (forever)
// 12 Trace Array recoverable mask (forever)
l_tp_perv_lfir_action0.clearBit<1, 12>();
l_tp_perv_lfir_action1.setBit<1, 12>();
l_tp_perv_lfir_mask_or.setBit<1, 12>();
// 13 ITR recoverable unmask
l_tp_perv_lfir_action0.clearBit<13>();
l_tp_perv_lfir_action1.setBit<13>();
l_tp_perv_lfir_mask_and.clearBit<13>();
// 14 ITR recoverable unmask
l_tp_perv_lfir_action0.clearBit<14>();
l_tp_perv_lfir_action1.setBit<14>();
l_tp_perv_lfir_mask_and.clearBit<14>();
// 15 ITR (itr_tc_pcbsl_slave_fir_err) recoverable mask (forever)
// 16 PIB recoverable mask (forever)
// 17 PIB recoverable mask (forever)
// 18 PIB recoverable mask (forever)
l_tp_perv_lfir_action0.clearBit<15, 4>();
l_tp_perv_lfir_action1.setBit<15, 4>();
l_tp_perv_lfir_mask_or.setBit<15, 4>();
// 19 nest PLLlock recoverable unmask
// 20 mem PLLlock recoverable unmask
l_tp_perv_lfir_action0.clearBit<19, 2>();
l_tp_perv_lfir_action1.setBit<19, 2>();
l_tp_perv_lfir_mask_and.clearBit<19, 2>();
// 21:39 unused local errors recoverable mask (forever)
// 40 local xstop in another chiplet recoverable mask (forever)
l_tp_perv_lfir_action0.clearBit<21, 20>();
l_tp_perv_lfir_action1.setBit<21, 20>();
l_tp_perv_lfir_mask_or.setBit<21, 20>();
// 41:63 Reserved not implemented, so won't touch these
FAPI_TRY(fapi2::putScom(i_target, CEN_LOCAL_FIR_ACTION0_PCB, l_tp_perv_lfir_action0),
"Error from putScom (CEN_PERV_TP_LOCAL_FIR_ACTION0)");
FAPI_TRY(fapi2::putScom(i_target, CEN_LOCAL_FIR_ACTION1_PCB, l_tp_perv_lfir_action1),
"Error from putScom (CEN_PERV_TP_LOCAL_FIR_ACTION1)");
FAPI_TRY(fapi2::putScom(i_target, CEN_PERV_TP_LOCAL_FIR_MASK_OR, l_tp_perv_lfir_mask_or),
"Error from putScom (CEN_PERV_TP_LOCAL_FIR_MASK_OR)");
FAPI_TRY(fapi2::putScom(i_target, CEN_PERV_TP_LOCAL_FIR_MASK_AND, l_tp_perv_lfir_mask_and),
"Error from putScom (CEN_PERV_TP_LOCAL_FIR_MASK_AND)");
}
// Nest pervasive LFIR setup
{
fapi2::buffer<uint64_t> l_nest_perv_lfir_mask_or;
fapi2::buffer<uint64_t> l_nest_perv_lfir_mask_and;
fapi2::buffer<uint64_t> l_nest_perv_lfir_action0;
fapi2::buffer<uint64_t> l_nest_perv_lfir_action1;
l_nest_perv_lfir_mask_and.flush<1>();
// 0 CFIR internal parity error recoverable unmask
l_nest_perv_lfir_action0.clearBit<0>();
l_nest_perv_lfir_action1.setBit<0>();
l_nest_perv_lfir_mask_and.clearBit<0>();
// 1 GPIO (PCB error) recoverable mask (forever)
// 2 CC (PCB error) recoverable mask (forever)
// 3 CC (OPCG, parity, scan collision) recoverable mask (forever)
// 4 PSC (PCB error) recoverable mask (forever)
// 5 PSC (parity error) recoverable mask (forever)
// 6 Thermal (parity error) recoverable mask (forever)
// 7 Thermal (PCB error) recoverable mask (forever)
// 8 Thermal (critical Trip error) recoverable mask (forever)
// 9 Thermal (fatal Trip error) recoverable mask (forever)
// 10 Thermal (Voltage trip error) recoverable mask (forever)
// 11 Trace Array recoverable mask (forever)
// 12 Trace Array recoverable mask (forever)
// 13:39 unused local errors recoverable mask (forever)
// 40 local xstop in another chiplet recoverable mask (forever)
l_nest_perv_lfir_action0.clearBit<1, 40>();
l_nest_perv_lfir_action1.setBit<1, 40>();
l_nest_perv_lfir_mask_or.setBit<1, 40>();
// 41:63 Reserved not implemented, so won't touch these
FAPI_TRY(fapi2::putScom(i_target, CEN_TCN_LOCAL_FIR_ACTION0_PCB, l_nest_perv_lfir_action0),
"Error from putScom (CEN_NEST_TP_LOCAL_FIR_ACTION0)");
FAPI_TRY(fapi2::putScom(i_target, CEN_TCN_LOCAL_FIR_ACTION1_PCB, l_nest_perv_lfir_action1),
"Error from putScom (CEN_NEST_TP_LOCAL_FIR_ACTION1)");
FAPI_TRY(fapi2::putScom(i_target, CEN_TCN_LOCAL_FIR_MASK_PCB2, l_nest_perv_lfir_mask_or),
"Error from putScom (CEN_NEST_TP_LOCAL_FIR_MASK_OR)");
FAPI_TRY(fapi2::putScom(i_target, CEN_TCN_LOCAL_FIR_MASK_PCB1, l_nest_perv_lfir_mask_and),
"Error from putScom (CEN_NEST_TP_LOCAL_FIR_MASK_AND)");
}
// Mem pervasive LFIR setup
{
fapi2::buffer<uint64_t> l_mem_perv_lfir_mask_or;
fapi2::buffer<uint64_t> l_mem_perv_lfir_mask_and;
fapi2::buffer<uint64_t> l_mem_perv_lfir_action0;
fapi2::buffer<uint64_t> l_mem_perv_lfir_action1;
l_mem_perv_lfir_mask_and.flush<1>();
// 0 CFIR internal parity error recoverable unmask
l_mem_perv_lfir_action0.clearBit<0>();
l_mem_perv_lfir_action1.setBit<0>();
l_mem_perv_lfir_mask_and.clearBit<0>();
// 1 GPIO (PCB error) recoverable mask (forever)
// 2 CC (PCB error) recoverable mask (forever)
// 3 CC (OPCG, parity, scan collision) recoverable mask (forever)
// 4 PSC (PCB error) recoverable mask (forever)
// 5 PSC (parity error) recoverable mask (forever)
// 6 Thermal (parity error) recoverable mask (forever)
// 7 Thermal (PCB error) recoverable mask (forever)
// 8 Thermal (critical Trip error) recoverable mask (forever)
// 9 Thermal (fatal Trip error) recoverable mask (forever)
// 11 mba01 Trace Array recoverable mask (forever)
// 12 mba01 Trace Array recoverable mask (forever)
// 13 mba23 Trace Array recoverable mask (forever)
// 14 mba23 Trace Array recoverable mask (forever)
// 15:39 unused local errors recoverable mask (forever)
// 40 local xstop in another chiplet recoverable mask (forever)
l_mem_perv_lfir_action0.clearBit<1, 40>();
l_mem_perv_lfir_action1.setBit<1, 40>();
l_mem_perv_lfir_mask_or.setBit<1, 40>();
// 41:63 Reserved not implemented, so won't touch these
FAPI_TRY(fapi2::putScom(i_target, CEN_TCM_LOCAL_FIR_ACTION0_PCB, l_mem_perv_lfir_action0),
"Error from putScom (CEN_MEM_TP_LOCAL_FIR_ACTION0)");
FAPI_TRY(fapi2::putScom(i_target, CEN_TCM_LOCAL_FIR_ACTION1_PCB, l_mem_perv_lfir_action1),
"Error from putScom (CEN_MEM_TP_LOCAL_FIR_ACTION1)");
FAPI_TRY(fapi2::putScom(i_target, CEN_TCM_LOCAL_FIR_MASK_PCB2, l_mem_perv_lfir_mask_or),
"Error from putScom (CEN_MEM_TP_LOCAL_FIR_MASK_OR)");
FAPI_TRY(fapi2::putScom(i_target, CEN_TCM_LOCAL_FIR_MASK_PCB1, l_mem_perv_lfir_mask_and),
"Error from putScom (CEN_MEM_TP_LOCAL_FIR_MASK_AND)");
}
fapi_try_exit:
FAPI_DBG("End");
return fapi2::current_err;
}
|