summaryrefslogtreecommitdiffstats
path: root/src/import/chips/p9/procedures/hwp/memory/lib/phy/ddr_phy.H
Commit message (Expand)AuthorAgeFilesLines
* Disable RTT_WR during WR_LEVEL cal step, and set equivalent terminationsLouis Stermole2017-03-151-11/+160
* Map from Centaur canonical rank numbering to NimbusBrian Silver2017-02-071-2/+35
* Change SEQ timings, SEQ ODT, WC config and DQS polarityBrian Silver2016-09-121-36/+9
* Change PHY to use GPO, RLO, WLO from VPDBrian Silver2016-09-081-18/+0
* Added support for PHY drive strength attributesStephen Glancy2016-08-231-0/+9
* Update prologs of mirrored files to apache licenseStephen Cprek2016-08-051-8/+14
* Add flush, init io to phy resetBrian Silver2016-07-211-7/+17
* Add ZCNTL enable in phy resetBrian Silver2016-07-131-21/+2
* Add DLL CalibrationBrian Silver2016-07-131-0/+25
* Add bang-bang lock algorithm for the PHYBrian Silver2016-06-221-5/+6
* Change mss build to account for double free in wrappersBrian Silver2016-06-171-1/+1
* Add phy control error checking, clean up dp16, apbBrian Silver2016-04-011-174/+6
* Change WC to follow the new register block patternBrian Silver2016-04-011-190/+0
* Fixed doxygen errors and typosJacob Harvey2016-04-011-51/+51
* Add dump_regs for PHY registersBrian Silver2016-04-011-195/+0
* Add PHY RC class, update setup cal for 2D wc/rcBrian Silver2016-04-011-67/+8
* Changes related to model 31, attr changes for sim latenciesBrian Silver2016-04-011-2/+37
* Added mss::get/putScomBrian Silver2016-04-011-18/+18
* Initial commit of memory subsystemBrian Silver2016-04-011-0/+832
OpenPOWER on IntegriCloud