summaryrefslogtreecommitdiffstats
path: root/src/import/chips/ocmb/explorer/procedures/hwp/memory/exp_inband.C
diff options
context:
space:
mode:
authorGlenn Miles <milesg@ibm.com>2019-04-30 14:47:08 -0500
committerDaniel M. Crowell <dcrowell@us.ibm.com>2019-05-07 10:20:17 -0500
commita2ee107c441a4aad0744897f3dbc0d883dbf6f4e (patch)
treeedf90d37fd6f904f8dd1e1dc3e3540ef9eae99c8 /src/import/chips/ocmb/explorer/procedures/hwp/memory/exp_inband.C
parent6390bd34536aa14d814ab07390ef679a1aeff2b2 (diff)
downloadtalos-hostboot-a2ee107c441a4aad0744897f3dbc0d883dbf6f4e.tar.gz
talos-hostboot-a2ee107c441a4aad0744897f3dbc0d883dbf6f4e.zip
Update simbuild for axone simics bringup
The XML for the RAM1 register was not being parsed correctly resulting in too few registers being allocated in uchip_regs.chip not defining all of the registers. This latest build adds those registers manually until the parser can be fixed. This build also sets the POR values for the RAM1 registers. Also changes OCMB I2C addresses to 0x40 Change-Id: Icd2df80874200741d82fc152cb4b8bdbc75c5bed Reviewed-on: http://rchgit01.rchland.ibm.com/gerrit1/76764 Tested-by: Jenkins Server <pfd-jenkins+hostboot@us.ibm.com> Tested-by: Jenkins OP Build CI <op-jenkins+hostboot@us.ibm.com> Tested-by: Jenkins OP HW <op-hw-jenkins+hostboot@us.ibm.com> Tested-by: FSP CI Jenkins <fsp-CI-jenkins+hostboot@us.ibm.com> Reviewed-by: Matthew Raybuck <matthew.raybuck@ibm.com> Reviewed-by: Ilya Smirnov <ismirno@us.ibm.com> Reviewed-by: Daniel M. Crowell <dcrowell@us.ibm.com>
Diffstat (limited to 'src/import/chips/ocmb/explorer/procedures/hwp/memory/exp_inband.C')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud