1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
|
/* Copyright 2013-2016 IBM Corp.
*
* Licensed under the Apache License, Version 2.0 (the "License");
* you may not use this file except in compliance with the License.
* You may obtain a copy of the License at
*
* http://www.apache.org/licenses/LICENSE-2.0
*
* Unless required by applicable law or agreed to in writing, software
* distributed under the License is distributed on an "AS IS" BASIS,
* WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or
* implied.
* See the License for the specific language governing permissions and
* limitations under the License.
*/
#include <skiboot.h>
#include <device.h>
#include <console.h>
#include <chip.h>
#include <ipmi.h>
#include <psi.h>
#include <npu-regs.h>
#include "astbmc.h"
static const struct slot_table_entry garrison_phb0_0_slot[] = {
{
.etype = st_pluggable_slot,
.location = ST_LOC_DEVFN(0,0),
.name = "Slot3",
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_phb0_1_slot[] = {
{
.etype = st_pluggable_slot,
.location = ST_LOC_DEVFN(0,0),
.name = "Slot2",
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_phb0_2_slot[] = {
{
.etype = st_pluggable_slot,
.location = ST_LOC_DEVFN(0,0),
.name = "GPU1",
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_phb0_3_slot[] = {
{
.etype = st_pluggable_slot,
.location = ST_LOC_DEVFN(0,0),
.name = "GPU2",
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_npu0_slots[] = {
{
.etype = st_npu_slot,
.location = ST_LOC_NPU_GROUP(0),
.name = "GPU2",
},
{
.etype = st_npu_slot,
.location = ST_LOC_NPU_GROUP(1),
.name = "GPU1",
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_phb1_0_slot[] = {
{
.etype = st_pluggable_slot,
.location = ST_LOC_DEVFN(0,0),
.name = "Slot1",
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_plx_slots[] = {
{
.etype = st_builtin_dev,
.location = ST_LOC_DEVFN(1,0),
.name = "Backplane USB",
},
{
.etype = st_builtin_dev,
.location = ST_LOC_DEVFN(2,0),
.name = "Backplane SATA",
},
{
.etype = st_builtin_dev,
.location = ST_LOC_DEVFN(3,0),
.name = "Backplane BMC",
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_plx_up[] = {
{
.etype = st_builtin_dev,
.location = ST_LOC_DEVFN(0,0),
.children = garrison_plx_slots,
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_phb1_1_slot[] = {
{
.etype = st_builtin_dev,
.location = ST_LOC_DEVFN(0,0),
.name = "Backplane PLX",
.children = garrison_plx_up,
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_phb1_2_slot[] = {
{
.etype = st_pluggable_slot,
.location = ST_LOC_DEVFN(0,0),
.name = "GPU3",
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_phb1_3_slot[] = {
{
.etype = st_pluggable_slot,
.location = ST_LOC_DEVFN(0,0),
.name = "GPU4",
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_npu1_slots[] = {
{
.etype = st_npu_slot,
.location = ST_LOC_NPU_GROUP(0),
.name = "GPU4",
},
{
.etype = st_npu_slot,
.location = ST_LOC_NPU_GROUP(1),
.name = "GPU3",
},
{ .etype = st_end },
};
static const struct slot_table_entry garrison_phb_table[] = {
{
.etype = st_phb,
.location = ST_LOC_PHB(0,0),
.children = garrison_phb0_0_slot,
},
{
.etype = st_phb,
.location = ST_LOC_PHB(0,1),
.children = garrison_phb0_1_slot,
},
{
.etype = st_phb,
.location = ST_LOC_PHB(0,2),
.children = garrison_phb0_2_slot,
},
{
.etype = st_phb,
.location = ST_LOC_PHB(0,3),
.children = garrison_phb0_3_slot,
},
{
.etype = st_phb,
.location = ST_LOC_PHB(0,4),
.children = garrison_npu0_slots,
},
{
.etype = st_phb,
.location = ST_LOC_PHB(1,0),
.children = garrison_phb1_0_slot,
},
{
.etype = st_phb,
.location = ST_LOC_PHB(1,1),
.children = garrison_phb1_1_slot,
},
{
.etype = st_phb,
.location = ST_LOC_PHB(1,2),
.children = garrison_phb1_2_slot,
},
{
.etype = st_phb,
.location = ST_LOC_PHB(1,3),
.children = garrison_phb1_3_slot,
},
{
.etype = st_phb,
.location = ST_LOC_PHB(1,4),
.children = garrison_npu1_slots,
},
{ .etype = st_end },
};
#define NPU_BASE 0x8013c00
#define NPU_SIZE 0x2c
#define NPU_INDIRECT0 0x8000000008010c3f
#define NPU_INDIRECT1 0x8000000008010c7f
static void create_link(struct dt_node *npu, int group, int index)
{
struct dt_node *link;
uint32_t lane_mask;
uint64_t phy;
char namebuf[32];
snprintf(namebuf, sizeof(namebuf), "link@%x", index);
link = dt_new(npu, namebuf);
dt_add_property_string(link, "compatible", "ibm,npu-link");
dt_add_property_cells(link, "ibm,npu-link-index", index);
if (index < 4) {
phy = NPU_INDIRECT0;
lane_mask = 0xff << (index * 8);
} else {
phy = NPU_INDIRECT1;
lane_mask = 0xff0000 >> (index - 3) * 8;
}
dt_add_property_u64s(link, "ibm,npu-phy", phy);
dt_add_property_cells(link, "ibm,npu-lane-mask", lane_mask);
dt_add_property_cells(link, "ibm,npu-group-id", group);
}
static void dt_create_npu(void)
{
struct dt_node *xscom, *npu;
char namebuf[32];
dt_for_each_compatible(dt_root, xscom, "ibm,xscom") {
snprintf(namebuf, sizeof(namebuf), "npu@%x", NPU_BASE);
npu = dt_new(xscom, namebuf);
dt_add_property_cells(npu, "reg", NPU_BASE, NPU_SIZE);
dt_add_property_strings(npu, "compatible", "ibm,power8-npu");
/* Use the first available PHB index which is 4 given
* there are three normal PHBs. */
dt_add_property_cells(npu, "ibm,phb-index", 4);
dt_add_property_cells(npu, "ibm,npu-index", 0);
dt_add_property_cells(npu, "ibm,npu-links", 4);
/* On Garrison we have 2 links per GPU device. These are
* grouped together as per the slot tables above. */
create_link(npu, 0, 0);
create_link(npu, 0, 1);
create_link(npu, 1, 4);
create_link(npu, 1, 5);
}
}
static bool garrison_probe(void)
{
if (!dt_node_is_compatible(dt_root, "ibm,garrison"))
return false;
/* Lot of common early inits here */
astbmc_early_init();
/*
* Override external interrupt policy -> send to Linux
*
* On Naples, we get LPC interrupts via the built-in LPC
* controller demuxer, not an external CPLD. The external
* interrupt is for other uses, such as the TPM chip, we
* currently route it to Linux, but we might change that
* later if we decide we need it.
*/
psi_set_external_irq_policy(EXTERNAL_IRQ_POLICY_LINUX);
/* Fixups until HB get the NPU bindings */
dt_create_npu();
slot_table_init(garrison_phb_table);
return true;
}
DECLARE_PLATFORM(garrison) = {
.name = "Garrison",
.bmc = &astbmc_ami,
.probe = garrison_probe,
.init = astbmc_init,
.pci_get_slot_info = slot_table_get_slot_info,
.pci_probe_complete = check_all_slot_table,
.cec_power_down = astbmc_ipmi_power_down,
.cec_reboot = astbmc_ipmi_reboot,
.elog_commit = ipmi_elog_commit,
.start_preload_resource = flash_start_preload_resource,
.resource_loaded = flash_resource_loaded,
.exit = ipmi_wdt_final_reset,
.terminate = ipmi_terminate,
};
|