diff options
| author | Liu Ying <Ying.Liu@freescale.com> | 2014-05-28 18:50:12 +0800 | 
|---|---|---|
| committer | Thierry Reding <thierry.reding@gmail.com> | 2014-08-25 15:46:36 +0200 | 
| commit | 40f260c2cebb464dda6916055112963f1421a111 (patch) | |
| tree | 52e58ee5727787ca79f114d741163bcaf4ede439 /drivers/pwm/pwm-imx.c | |
| parent | bd59bdc898623e6c948a9f900250ce7343cf9012 (diff) | |
| download | blackbird-op-linux-40f260c2cebb464dda6916055112963f1421a111.tar.gz blackbird-op-linux-40f260c2cebb464dda6916055112963f1421a111.zip | |
pwm: imx: Cleanup indentation for register definitions
This patch contains no logic change to cleanup indentation for register
definitions only.
Cc: Thierry Reding <thierry.reding@gmail.com>
Cc: Sascha Hauer <s.hauer@pengutronix.de>
Cc: Shawn Guo <shawn.guo@freescale.com>
Cc: Lothar Waßmann <LW@KARO-electronics.de>
Cc: linux-pwm@vger.kernel.org
Cc: linux-arm-kernel@lists.infradead.org
Signed-off-by: Liu Ying <Ying.Liu@freescale.com>
Acked-by: Shawn Guo <shawn.guo@freescale.com>
Signed-off-by: Thierry Reding <thierry.reding@gmail.com>
Diffstat (limited to 'drivers/pwm/pwm-imx.c')
| -rw-r--r-- | drivers/pwm/pwm-imx.c | 26 | 
1 files changed, 13 insertions, 13 deletions
| diff --git a/drivers/pwm/pwm-imx.c b/drivers/pwm/pwm-imx.c index 183225e41d60..fb68534b098c 100644 --- a/drivers/pwm/pwm-imx.c +++ b/drivers/pwm/pwm-imx.c @@ -21,24 +21,24 @@  /* i.MX1 and i.MX21 share the same PWM function block: */ -#define MX1_PWMC    0x00   /* PWM Control Register */ -#define MX1_PWMS    0x04   /* PWM Sample Register */ -#define MX1_PWMP    0x08   /* PWM Period Register */ +#define MX1_PWMC			0x00   /* PWM Control Register */ +#define MX1_PWMS			0x04   /* PWM Sample Register */ +#define MX1_PWMP			0x08   /* PWM Period Register */ -#define MX1_PWMC_EN		(1 << 4) +#define MX1_PWMC_EN			(1 << 4)  /* i.MX27, i.MX31, i.MX35 share the same PWM function block: */ -#define MX3_PWMCR                 0x00    /* PWM Control Register */ -#define MX3_PWMSAR                0x0C    /* PWM Sample Register */ -#define MX3_PWMPR                 0x10    /* PWM Period Register */ -#define MX3_PWMCR_PRESCALER(x)    ((((x) - 1) & 0xFFF) << 4) -#define MX3_PWMCR_DOZEEN                (1 << 24) -#define MX3_PWMCR_WAITEN                (1 << 23) +#define MX3_PWMCR			0x00    /* PWM Control Register */ +#define MX3_PWMSAR			0x0C    /* PWM Sample Register */ +#define MX3_PWMPR			0x10    /* PWM Period Register */ +#define MX3_PWMCR_PRESCALER(x)		((((x) - 1) & 0xFFF) << 4) +#define MX3_PWMCR_DOZEEN		(1 << 24) +#define MX3_PWMCR_WAITEN		(1 << 23)  #define MX3_PWMCR_DBGEN			(1 << 22) -#define MX3_PWMCR_CLKSRC_IPG_HIGH (2 << 16) -#define MX3_PWMCR_CLKSRC_IPG      (1 << 16) -#define MX3_PWMCR_EN              (1 << 0) +#define MX3_PWMCR_CLKSRC_IPG_HIGH	(2 << 16) +#define MX3_PWMCR_CLKSRC_IPG		(1 << 16) +#define MX3_PWMCR_EN			(1 << 0)  struct imx_chip {  	struct clk	*clk_per; | 

