summaryrefslogtreecommitdiffstats
path: root/doc/device-tree-bindings/spi/spi-cadence.txt
blob: c1e2233d7cda6a7ae8e7bfe0752603f4a6abbcd3 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
Cadence QSPI controller device tree bindings
--------------------------------------------

Required properties:
- compatible		: should be "cadence,qspi".
- reg			: 1.Physical base address and size of SPI registers map.
			  2. Physical base address & size of NOR Flash.
- clocks		: Clock phandles (see clock bindings for details).
- sram-size		: spi controller sram size.
- status		: enable in requried dts.

connected flash properties
--------------------------

- spi-max-frequency	: Max supported spi frequency.
- page-size		: Flash page size.
- block-size		: Flash memory block size.
- tshsl-ns		: Added delay in master reference clocks (ref_clk) for
			  the length that the master mode chip select outputs
			  are de-asserted between transactions.
- tsd2d-ns		: Delay in master reference clocks (ref_clk) between one
			  chip select being de-activated and the activation of
			  another.
- tchsh-ns		: Delay in master reference clocks between last bit of
			  current transaction and de-asserting the device chip
			  select (n_ss_out).
- tslch-ns		: Delay in master reference clocks between setting
			  n_ss_out low and first bit transfer
OpenPOWER on IntegriCloud