summaryrefslogtreecommitdiffstats
path: root/drivers/clk/samsung/clk-pll.c
diff options
context:
space:
mode:
authorTomasz Figa <t.figa@samsung.com>2013-08-26 19:09:09 +0200
committerMike Turquette <mturquette@linaro.org>2013-09-06 13:33:57 -0700
commit5fadfc7ed37efe272983639f0d2f8c801303e796 (patch)
tree351d9e5309abb26879efb82c4e8da1c56e7ecb47 /drivers/clk/samsung/clk-pll.c
parent4f7641f588dcc5f614a2dae18e614da7abd13604 (diff)
downloadblackbird-obmc-linux-5fadfc7ed37efe272983639f0d2f8c801303e796.tar.gz
blackbird-obmc-linux-5fadfc7ed37efe272983639f0d2f8c801303e796.zip
clk: samsung: exynos4: Register PLL rate tables for Exynos4210
This patch adds rate tables for PLLs that can be reconfigured at runtime for Exynos4210 SoCs. Provided tables contain PLL coefficients for input clock of 24 MHz and so are registered only in this case. MPLL does not need runtime reconfiguration and so table for it is not provided. Signed-off-by: Tomasz Figa <t.figa@samsung.com> Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com> Reviewed-by: Sylwester Nawrocki <s.nawrocki@samsung.com> Signed-off-by: Mike Turquette <mturquette@linaro.org>
Diffstat (limited to 'drivers/clk/samsung/clk-pll.c')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud