diff options
author | Thomas Gleixner <tglx@linutronix.de> | 2018-07-13 16:23:17 +0200 |
---|---|---|
committer | Thomas Gleixner <tglx@linutronix.de> | 2018-07-13 16:29:53 +0200 |
commit | 2f055947ae5e2741fb2dc5bba1033c417ccf4faa (patch) | |
tree | a9f8ef89e5199d05822f1bb257f40f06c06e6460 /arch/x86/include/asm/vmx.h | |
parent | 72c6d2db64fa18c996ece8f06e499509e6c9a37e (diff) | |
download | blackbird-obmc-linux-2f055947ae5e2741fb2dc5bba1033c417ccf4faa.tar.gz blackbird-obmc-linux-2f055947ae5e2741fb2dc5bba1033c417ccf4faa.zip |
x86/kvm: Drop L1TF MSR list approach
The VMX module parameter to control the L1D flush should become
writeable.
The MSR list is set up at VM init per guest VCPU, but the run time
switching is based on a static key which is global. Toggling the MSR list
at run time might be feasible, but for now drop this optimization and use
the regular MSR write to make run-time switching possible.
The default mitigation is the conditional flush anyway, so for extra
paranoid setups this will add some small overhead, but the extra code
executed is in the noise compared to the flush itself.
Aside of that the EPT disabled case is not handled correctly at the moment
and the MSR list magic is in the way for fixing that as well.
If it's really providing a significant advantage, then this needs to be
revisited after the code is correct and the control is writable.
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Tested-by: Jiri Kosina <jkosina@suse.cz>
Reviewed-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
Reviewed-by: Josh Poimboeuf <jpoimboe@redhat.com>
Link: https://lkml.kernel.org/r/20180713142322.516940445@linutronix.de
Diffstat (limited to 'arch/x86/include/asm/vmx.h')
0 files changed, 0 insertions, 0 deletions