summaryrefslogtreecommitdiffstats
path: root/llvm/test/CodeGen/X86/sext-setcc-self.ll
blob: 452b600ffb5e550b74fd6154f5c522caf64b24ac (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=x86_64-unknown-unknown < %s | FileCheck %s

define <4 x i32> @test_ueq(<4 x float> %in) {
; CHECK-LABEL: test_ueq:
; CHECK:       # %bb.0:
; CHECK-NEXT:    pcmpeqd %xmm0, %xmm0
; CHECK-NEXT:    retq
  %t0 = fcmp ueq <4 x float> %in, %in
  %t1 = sext <4 x i1> %t0 to <4 x i32>
  ret <4 x i32> %t1
}

define <4 x i32> @test_uge(<4 x float> %in) {
; CHECK-LABEL: test_uge:
; CHECK:       # %bb.0:
; CHECK-NEXT:    pcmpeqd %xmm0, %xmm0
; CHECK-NEXT:    retq
  %t0 = fcmp uge <4 x float> %in, %in
  %t1 = sext <4 x i1> %t0 to <4 x i32>
  ret <4 x i32> %t1
}

define <4 x i32> @test_ule(<4 x float> %in) {
; CHECK-LABEL: test_ule:
; CHECK:       # %bb.0:
; CHECK-NEXT:    pcmpeqd %xmm0, %xmm0
; CHECK-NEXT:    retq
  %t0 = fcmp ule <4 x float> %in, %in
  %t1 = sext <4 x i1> %t0 to <4 x i32>
  ret <4 x i32> %t1
}

define <4 x i32> @test_one(<4 x float> %in) {
; CHECK-LABEL: test_one:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %t0 = fcmp one <4 x float> %in, %in
  %t1 = sext <4 x i1> %t0 to <4 x i32>
  ret <4 x i32> %t1
}

define <4 x i32> @test_ogt(<4 x float> %in) {
; CHECK-LABEL: test_ogt:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %t0 = fcmp ogt <4 x float> %in, %in
  %t1 = sext <4 x i1> %t0 to <4 x i32>
  ret <4 x i32> %t1
}

define <4 x i32> @test_olt(<4 x float> %in) {
; CHECK-LABEL: test_olt:
; CHECK:       # %bb.0:
; CHECK-NEXT:    xorps %xmm0, %xmm0
; CHECK-NEXT:    retq
  %t0 = fcmp olt <4 x float> %in, %in
  %t1 = sext <4 x i1> %t0 to <4 x i32>
  ret <4 x i32> %t1
}
OpenPOWER on IntegriCloud