summaryrefslogtreecommitdiffstats
path: root/llvm/test/CodeGen/RISCV/byval.ll
blob: a4060580ffc45b137fe38b4a45189cf88a878aee (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=riscv32 -verify-machineinstrs < %s \
; RUN:   | FileCheck -check-prefix=RV32I %s

%struct.Foo = type { i32, i32, i32, i16, i8 }
@foo = global %struct.Foo { i32 1, i32 2, i32 3, i16 4, i8 5 }, align 4

define i32 @callee(%struct.Foo* byval %f) nounwind {
; RV32I-LABEL: callee:
; RV32I:       # %bb.0: # %entry
; RV32I-NEXT:    lw a0, 0(a0)
; RV32I-NEXT:    ret
entry:
  %0 = getelementptr inbounds %struct.Foo, %struct.Foo* %f, i32 0, i32 0
  %1 = load i32, i32* %0, align 4
  ret i32 %1
}


define void @caller() nounwind {
; RV32I-LABEL: caller:
; RV32I:       # %bb.0: # %entry
; RV32I-NEXT:    addi sp, sp, -32
; RV32I-NEXT:    sw ra, 28(sp)
; RV32I-NEXT:    lui a0, %hi(foo+12)
; RV32I-NEXT:    addi a0, a0, %lo(foo+12)
; RV32I-NEXT:    lw a0, 0(a0)
; RV32I-NEXT:    sw a0, 24(sp)
; RV32I-NEXT:    lui a0, %hi(foo+8)
; RV32I-NEXT:    addi a0, a0, %lo(foo+8)
; RV32I-NEXT:    lw a0, 0(a0)
; RV32I-NEXT:    sw a0, 20(sp)
; RV32I-NEXT:    lui a0, %hi(foo+4)
; RV32I-NEXT:    addi a0, a0, %lo(foo+4)
; RV32I-NEXT:    lw a0, 0(a0)
; RV32I-NEXT:    sw a0, 16(sp)
; RV32I-NEXT:    lui a0, %hi(foo)
; RV32I-NEXT:    addi a0, a0, %lo(foo)
; RV32I-NEXT:    lw a0, 0(a0)
; RV32I-NEXT:    sw a0, 12(sp)
; RV32I-NEXT:    lui a0, %hi(callee)
; RV32I-NEXT:    addi a1, a0, %lo(callee)
; RV32I-NEXT:    addi a0, sp, 12
; RV32I-NEXT:    jalr a1
; RV32I-NEXT:    lw ra, 28(sp)
; RV32I-NEXT:    addi sp, sp, 32
; RV32I-NEXT:    ret
entry:
  %call = call i32 @callee(%struct.Foo* byval @foo)
  ret void
}
OpenPOWER on IntegriCloud