summaryrefslogtreecommitdiffstats
path: root/llvm/test/CodeGen/PowerPC/varargs.ll
blob: 0f28c1a03192c8bd7c9e47d2c84e2c6e6e040820 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -verify-machineinstrs -ppc-asm-full-reg-names < %s -mtriple=powerpc-unknown-linux-gnu | FileCheck -check-prefix=P32 %s
; RUN: llc -verify-machineinstrs -ppc-asm-full-reg-names < %s -mtriple=powerpc64-unknown-linux-gnu | FileCheck -check-prefix=P64 %s
; RUN: llc -verify-machineinstrs -ppc-asm-full-reg-names < %s -mtriple=powerpc64le-unknown-linux-gnu | FileCheck -check-prefix=P64 %s

; PR8327
define i8* @test1(i8** %foo) nounwind {
; P32-LABEL: test1:
; P32:       # %bb.0:
; P32-NEXT:    lbz r4, 0(r3)
; P32-NEXT:    addi r5, r4, 1
; P32-NEXT:    stb r5, 0(r3)
; P32-NEXT:    cmpwi r4, 8
; P32-NEXT:    lwz r5, 4(r3)
; P32-NEXT:    slwi r4, r4, 2
; P32-NEXT:    addi r6, r5, 4
; P32-NEXT:    bc 12, lt, .LBB0_1
; P32-NEXT:    b .LBB0_2
; P32-NEXT:  .LBB0_1:
; P32-NEXT:    addi r6, r5, 0
; P32-NEXT:  .LBB0_2:
; P32-NEXT:    stw r6, 4(r3)
; P32-NEXT:    lwz r3, 8(r3)
; P32-NEXT:    add r3, r3, r4
; P32-NEXT:    bc 12, lt, .LBB0_4
; P32-NEXT:  # %bb.3:
; P32-NEXT:    ori r3, r5, 0
; P32-NEXT:    b .LBB0_4
; P32-NEXT:  .LBB0_4:
; P32-NEXT:    lwz r3, 0(r3)
; P32-NEXT:    blr
;
; P64-LABEL: test1:
; P64:       # %bb.0:
; P64-NEXT:    ld r4, 0(r3)
; P64-NEXT:    addi r5, r4, 8
; P64-NEXT:    std r5, 0(r3)
; P64-NEXT:    ld r3, 0(r4)
; P64-NEXT:    blr
  %A = va_arg i8** %foo, i8*
  ret i8* %A
}


OpenPOWER on IntegriCloud