summaryrefslogtreecommitdiffstats
path: root/llvm/test/CodeGen/AArch64/lrint-conv-fp16.ll
blob: d812e2f585bce4fd03dff887f94fdf979a5d2932 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
; RUN: llc < %s -mtriple=aarch64 -mattr=+fullfp16 | FileCheck %s

; CHECK-LABEL: testmhhs:
; CHECK:       frintx  h0, h0
; CHECK-NEXT:  fcvtzs  x0, h0
; CHECK:       ret
define i16 @testmhhs(half %x) {
entry:
  %0 = tail call i64 @llvm.lrint.i64.f16(half %x)
  %conv = trunc i64 %0 to i16
  ret i16 %conv
}

; CHECK-LABEL: testmhws:
; CHECK:       frintx  h0, h0
; CHECK-NEXT:  fcvtzs  x0, h0
; CHECK:       ret
define i32 @testmhws(half %x) {
entry:
  %0 = tail call i64 @llvm.lrint.i64.f16(half %x)
  %conv = trunc i64 %0 to i32
  ret i32 %conv
}

; CHECK-LABEL: testmhxs:
; CHECK:       frintx  h0, h0
; CHECK-NEXT:  fcvtzs  x0, h0
; CHECK:       ret
define i64 @testmhxs(half %x) {
entry:
  %0 = tail call i64 @llvm.lrint.i64.f16(half %x)
  ret i64 %0
}

declare i64 @llvm.lrint.i64.f16(half) nounwind readnone
OpenPOWER on IntegriCloud