diff options
Diffstat (limited to 'llvm/test/CodeGen/SystemZ/int-conv-05.ll')
-rw-r--r-- | llvm/test/CodeGen/SystemZ/int-conv-05.ll | 26 |
1 files changed, 13 insertions, 13 deletions
diff --git a/llvm/test/CodeGen/SystemZ/int-conv-05.ll b/llvm/test/CodeGen/SystemZ/int-conv-05.ll index b5f23af6f9e..5eade93ac58 100644 --- a/llvm/test/CodeGen/SystemZ/int-conv-05.ll +++ b/llvm/test/CodeGen/SystemZ/int-conv-05.ll @@ -4,7 +4,7 @@ ; Test register extension, starting with an i32. define i32 @f1(i32 %a) { -; CHECK: f1: +; CHECK-LABEL: f1: ; CHECK: lhr %r2, %r2 ; CHECK: br %r14 %half = trunc i32 %a to i16 @@ -14,7 +14,7 @@ define i32 @f1(i32 %a) { ; ...and again with an i64. define i32 @f2(i64 %a) { -; CHECK: f2: +; CHECK-LABEL: f2: ; CHECK: lhr %r2, %r2 ; CHECK: br %r14 %half = trunc i64 %a to i16 @@ -24,7 +24,7 @@ define i32 @f2(i64 %a) { ; Check the low end of the LH range. define i32 @f3(i16 *%src) { -; CHECK: f3: +; CHECK-LABEL: f3: ; CHECK: lh %r2, 0(%r2) ; CHECK: br %r14 %half = load i16 *%src @@ -34,7 +34,7 @@ define i32 @f3(i16 *%src) { ; Check the high end of the LH range. define i32 @f4(i16 *%src) { -; CHECK: f4: +; CHECK-LABEL: f4: ; CHECK: lh %r2, 4094(%r2) ; CHECK: br %r14 %ptr = getelementptr i16 *%src, i64 2047 @@ -45,7 +45,7 @@ define i32 @f4(i16 *%src) { ; Check the next halfword up, which needs LHY rather than LH. define i32 @f5(i16 *%src) { -; CHECK: f5: +; CHECK-LABEL: f5: ; CHECK: lhy %r2, 4096(%r2) ; CHECK: br %r14 %ptr = getelementptr i16 *%src, i64 2048 @@ -56,7 +56,7 @@ define i32 @f5(i16 *%src) { ; Check the high end of the LHY range. define i32 @f6(i16 *%src) { -; CHECK: f6: +; CHECK-LABEL: f6: ; CHECK: lhy %r2, 524286(%r2) ; CHECK: br %r14 %ptr = getelementptr i16 *%src, i64 262143 @@ -68,7 +68,7 @@ define i32 @f6(i16 *%src) { ; Check the next halfword up, which needs separate address logic. ; Other sequences besides this one would be OK. define i32 @f7(i16 *%src) { -; CHECK: f7: +; CHECK-LABEL: f7: ; CHECK: agfi %r2, 524288 ; CHECK: lh %r2, 0(%r2) ; CHECK: br %r14 @@ -80,7 +80,7 @@ define i32 @f7(i16 *%src) { ; Check the high end of the negative LHY range. define i32 @f8(i16 *%src) { -; CHECK: f8: +; CHECK-LABEL: f8: ; CHECK: lhy %r2, -2(%r2) ; CHECK: br %r14 %ptr = getelementptr i16 *%src, i64 -1 @@ -91,7 +91,7 @@ define i32 @f8(i16 *%src) { ; Check the low end of the LHY range. define i32 @f9(i16 *%src) { -; CHECK: f9: +; CHECK-LABEL: f9: ; CHECK: lhy %r2, -524288(%r2) ; CHECK: br %r14 %ptr = getelementptr i16 *%src, i64 -262144 @@ -103,7 +103,7 @@ define i32 @f9(i16 *%src) { ; Check the next halfword down, which needs separate address logic. ; Other sequences besides this one would be OK. define i32 @f10(i16 *%src) { -; CHECK: f10: +; CHECK-LABEL: f10: ; CHECK: agfi %r2, -524290 ; CHECK: lh %r2, 0(%r2) ; CHECK: br %r14 @@ -115,7 +115,7 @@ define i32 @f10(i16 *%src) { ; Check that LH allows an index define i32 @f11(i64 %src, i64 %index) { -; CHECK: f11: +; CHECK-LABEL: f11: ; CHECK: lh %r2, 4094(%r3,%r2) ; CHECK: br %r14 %add1 = add i64 %src, %index @@ -128,7 +128,7 @@ define i32 @f11(i64 %src, i64 %index) { ; Check that LH allows an index define i32 @f12(i64 %src, i64 %index) { -; CHECK: f12: +; CHECK-LABEL: f12: ; CHECK: lhy %r2, 4096(%r3,%r2) ; CHECK: br %r14 %add1 = add i64 %src, %index @@ -142,7 +142,7 @@ define i32 @f12(i64 %src, i64 %index) { ; Test a case where we spill the source of at least one LHR. We want ; to use LH if possible. define void @f13(i32 *%ptr) { -; CHECK: f13: +; CHECK-LABEL: f13: ; CHECK: lh {{%r[0-9]+}}, 16{{[26]}}(%r15) ; CHECK: br %r14 %val0 = load volatile i32 *%ptr |