diff options
Diffstat (limited to 'llvm/test/CodeGen/SystemZ/int-conv-02.ll')
-rw-r--r-- | llvm/test/CodeGen/SystemZ/int-conv-02.ll | 22 |
1 files changed, 11 insertions, 11 deletions
diff --git a/llvm/test/CodeGen/SystemZ/int-conv-02.ll b/llvm/test/CodeGen/SystemZ/int-conv-02.ll index 05d1cd9e2a1..18cfd4a87fa 100644 --- a/llvm/test/CodeGen/SystemZ/int-conv-02.ll +++ b/llvm/test/CodeGen/SystemZ/int-conv-02.ll @@ -4,7 +4,7 @@ ; Test register extension, starting with an i32. define i32 @f1(i32 %a) { -; CHECK: f1: +; CHECK-LABEL: f1: ; CHECK: llcr %r2, %r2 ; CHECK: br %r14 %byte = trunc i32 %a to i8 @@ -14,7 +14,7 @@ define i32 @f1(i32 %a) { ; ...and again with an i64. define i32 @f2(i64 %a) { -; CHECK: f2: +; CHECK-LABEL: f2: ; CHECK: llcr %r2, %r2 ; CHECK: br %r14 %byte = trunc i64 %a to i8 @@ -24,7 +24,7 @@ define i32 @f2(i64 %a) { ; Check ANDs that are equivalent to zero extension. define i32 @f3(i32 %a) { -; CHECK: f3: +; CHECK-LABEL: f3: ; CHECK: llcr %r2, %r2 ; CHECK: br %r14 %ext = and i32 %a, 255 @@ -33,7 +33,7 @@ define i32 @f3(i32 %a) { ; Check LLC with no displacement. define i32 @f4(i8 *%src) { -; CHECK: f4: +; CHECK-LABEL: f4: ; CHECK: llc %r2, 0(%r2) ; CHECK: br %r14 %byte = load i8 *%src @@ -43,7 +43,7 @@ define i32 @f4(i8 *%src) { ; Check the high end of the LLC range. define i32 @f5(i8 *%src) { -; CHECK: f5: +; CHECK-LABEL: f5: ; CHECK: llc %r2, 524287(%r2) ; CHECK: br %r14 %ptr = getelementptr i8 *%src, i64 524287 @@ -55,7 +55,7 @@ define i32 @f5(i8 *%src) { ; Check the next byte up, which needs separate address logic. ; Other sequences besides this one would be OK. define i32 @f6(i8 *%src) { -; CHECK: f6: +; CHECK-LABEL: f6: ; CHECK: agfi %r2, 524288 ; CHECK: llc %r2, 0(%r2) ; CHECK: br %r14 @@ -67,7 +67,7 @@ define i32 @f6(i8 *%src) { ; Check the high end of the negative LLC range. define i32 @f7(i8 *%src) { -; CHECK: f7: +; CHECK-LABEL: f7: ; CHECK: llc %r2, -1(%r2) ; CHECK: br %r14 %ptr = getelementptr i8 *%src, i64 -1 @@ -78,7 +78,7 @@ define i32 @f7(i8 *%src) { ; Check the low end of the LLC range. define i32 @f8(i8 *%src) { -; CHECK: f8: +; CHECK-LABEL: f8: ; CHECK: llc %r2, -524288(%r2) ; CHECK: br %r14 %ptr = getelementptr i8 *%src, i64 -524288 @@ -90,7 +90,7 @@ define i32 @f8(i8 *%src) { ; Check the next byte down, which needs separate address logic. ; Other sequences besides this one would be OK. define i32 @f9(i8 *%src) { -; CHECK: f9: +; CHECK-LABEL: f9: ; CHECK: agfi %r2, -524289 ; CHECK: llc %r2, 0(%r2) ; CHECK: br %r14 @@ -102,7 +102,7 @@ define i32 @f9(i8 *%src) { ; Check that LLC allows an index define i32 @f10(i64 %src, i64 %index) { -; CHECK: f10: +; CHECK-LABEL: f10: ; CHECK: llc %r2, 524287(%r3,%r2) ; CHECK: br %r14 %add1 = add i64 %src, %index @@ -116,7 +116,7 @@ define i32 @f10(i64 %src, i64 %index) { ; Test a case where we spill the source of at least one LLCR. We want ; to use LLC if possible. define void @f11(i32 *%ptr) { -; CHECK: f11: +; CHECK-LABEL: f11: ; CHECK: llc {{%r[0-9]+}}, 16{{[37]}}(%r15) ; CHECK: br %r14 %val0 = load volatile i32 *%ptr |