diff options
| author | Matt Arsenault <Matthew.Arsenault@amd.com> | 2019-09-12 23:46:51 +0000 |
|---|---|---|
| committer | Matt Arsenault <Matthew.Arsenault@amd.com> | 2019-09-12 23:46:51 +0000 |
| commit | b85c8c4bbdedc370968865ec017eeb87cb2bc69d (patch) | |
| tree | 85ca8f91a353b2f240e17e07436ef7d882ba955c /llvm | |
| parent | 8382ce5f1b099e4cf8b1e15fe9efb6963740b6cc (diff) | |
| download | bcm5719-llvm-b85c8c4bbdedc370968865ec017eeb87cb2bc69d.tar.gz bcm5719-llvm-b85c8c4bbdedc370968865ec017eeb87cb2bc69d.zip | |
LiveIntervals: Remove assertion
This testcase is invalid, and caught by the verifier. For the verifier
to catch it, the live interval computation needs to complete. Remove
the assert so the verifier catches this, which is less confusing.
In this testcase there is an undefined use of a subregister, and lanes
which aren't used or defined. An equivalent testcase with the
super-register shrunk to have no untouched lanes already hit this
verifier error.
llvm-svn: 371792
Diffstat (limited to 'llvm')
| -rw-r--r-- | llvm/lib/CodeGen/LiveInterval.cpp | 3 | ||||
| -rw-r--r-- | llvm/test/CodeGen/AMDGPU/at-least-one-def-value-assert.mir | 28 |
2 files changed, 30 insertions, 1 deletions
diff --git a/llvm/lib/CodeGen/LiveInterval.cpp b/llvm/lib/CodeGen/LiveInterval.cpp index be9263a150a..54ac46f2e7c 100644 --- a/llvm/lib/CodeGen/LiveInterval.cpp +++ b/llvm/lib/CodeGen/LiveInterval.cpp @@ -917,7 +917,8 @@ static void stripValuesNotDefiningMask(unsigned Reg, LiveInterval::SubRange &SR, for (VNInfo *VNI : ToBeRemoved) SR.removeValNo(VNI); - assert(!SR.empty() && "At least one value should be defined by this mask"); + // If the subrange is empty at this point, the MIR is invalid. Do not assert + // and let the verifier catch this case. } void LiveInterval::refineSubRanges( diff --git a/llvm/test/CodeGen/AMDGPU/at-least-one-def-value-assert.mir b/llvm/test/CodeGen/AMDGPU/at-least-one-def-value-assert.mir new file mode 100644 index 00000000000..95e0ada8004 --- /dev/null +++ b/llvm/test/CodeGen/AMDGPU/at-least-one-def-value-assert.mir @@ -0,0 +1,28 @@ +# RUN: not llc -mtriple=amdgcn-amd-amdhsa -mcpu=gfx906 -verify-machineinstrs -run-pass=machine-scheduler -verify-misched -o /dev/null %s 2>&1 | FileCheck %s + +# CHECK: *** Bad machine code: No live subrange at use *** +# CHECK-NEXT: - function: at_least_one_value_should_be_defined_by_this_mask +# CHECK-NEXT: - basic block: %bb.0 +# CHECK-NEXT: - instruction: 48B dead undef %2.sub0:vreg_128 = COPY %0.sub0:vreg_128 +# CHECK-NEXT: - operand 1: %0.sub0:vreg_128 +# CHECK-NEXT: - interval: %0 [16r,48r:0) 0@16r L00000002 [16r,32r:0) 0@16r weight:0.000000e+00 + +# This used to assert with: !SR.empty() && "At least one value should be defined by this mask" + +# This MIR is invalid and should be caught by the verifier. %0.sub0 is +# used, but not defined. There are also lanes in %0 that are not used +# or defined anywhere. Previously there was an assertion in the +# LiveInterval computation, which was more confusing. The invalid +# LiveRange should be produced and the verifier will catch it. + +--- +name: at_least_one_value_should_be_defined_by_this_mask +tracksRegLiveness: true +body: | + bb.0: + + undef %0.sub1:vreg_128 = V_MOV_B32_e32 0, implicit $exec + %1:vreg_128 = COPY %0 + undef %2.sub0:vreg_128 = COPY %0.sub0 + +... |

