diff options
| author | Roman Divacky <rdivacky@freebsd.org> | 2013-10-31 19:22:33 +0000 |
|---|---|---|
| committer | Roman Divacky <rdivacky@freebsd.org> | 2013-10-31 19:22:33 +0000 |
| commit | 2262cfaf1907d6fe6d6896f8a05cc8f2f5b77a12 (patch) | |
| tree | dae8d08d85e7aa30adaaae41ede79192982e06d7 /llvm | |
| parent | 727025a5e16f228af4193f106906a5ea4f77e80d (diff) | |
| download | bcm5719-llvm-2262cfaf1907d6fe6d6896f8a05cc8f2f5b77a12.tar.gz bcm5719-llvm-2262cfaf1907d6fe6d6896f8a05cc8f2f5b77a12.zip | |
SparcV9 doesnt have rem instruction either.
llvm-svn: 193789
Diffstat (limited to 'llvm')
| -rw-r--r-- | llvm/lib/Target/Sparc/SparcISelLowering.cpp | 8 | ||||
| -rw-r--r-- | llvm/test/CodeGen/SPARC/rem.ll | 23 |
2 files changed, 31 insertions, 0 deletions
diff --git a/llvm/lib/Target/Sparc/SparcISelLowering.cpp b/llvm/lib/Target/Sparc/SparcISelLowering.cpp index c2e16fc2199..d0156fa340d 100644 --- a/llvm/lib/Target/Sparc/SparcISelLowering.cpp +++ b/llvm/lib/Target/Sparc/SparcISelLowering.cpp @@ -1341,6 +1341,14 @@ SparcTargetLowering::SparcTargetLowering(TargetMachine &TM) setOperationAction(ISD::SREM, MVT::i32, Expand); setOperationAction(ISD::SDIVREM, MVT::i32, Expand); setOperationAction(ISD::UDIVREM, MVT::i32, Expand); + + // ... nor does SparcV9. + if (Subtarget->is64Bit()) { + setOperationAction(ISD::UREM, MVT::i64, Expand); + setOperationAction(ISD::SREM, MVT::i64, Expand); + setOperationAction(ISD::SDIVREM, MVT::i64, Expand); + setOperationAction(ISD::UDIVREM, MVT::i64, Expand); + } // Custom expand fp<->sint setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); diff --git a/llvm/test/CodeGen/SPARC/rem.ll b/llvm/test/CodeGen/SPARC/rem.ll new file mode 100644 index 00000000000..71f62e4fc1c --- /dev/null +++ b/llvm/test/CodeGen/SPARC/rem.ll @@ -0,0 +1,23 @@ +; RUN: llc < %s -march=sparcv9 | FileCheck %s + +; CHECK-LABEL: test1: +; CHECK: sdivx %o0, %o1, %o2 +; CHECK-NEXT: mulx %o2, %o1, %o1 +; CHECK-NEXT: jmp %o7+8 +; CHECK-NEXT: sub %o0, %o1, %o0 + +define i64 @test1(i64 %X, i64 %Y) { + %tmp1 = srem i64 %X, %Y + ret i64 %tmp1 +} + +; CHECK-LABEL: test2: +; CHECK: udivx %o0, %o1, %o2 +; CHECK-NEXT: mulx %o2, %o1, %o1 +; CHECK-NEXT: jmp %o7+8 +; CHECK-NEXT: sub %o0, %o1, %o0 + +define i64 @test2(i64 %X, i64 %Y) { + %tmp1 = urem i64 %X, %Y + ret i64 %tmp1 +} |

