summaryrefslogtreecommitdiffstats
path: root/llvm/test
diff options
context:
space:
mode:
authorKrzysztof Parzyszek <kparzysz@codeaurora.org>2018-06-20 19:22:27 +0000
committerKrzysztof Parzyszek <kparzysz@codeaurora.org>2018-06-20 19:22:27 +0000
commit95486fd56ab3c3ba693776d8c60fce8593e08487 (patch)
tree9b170da4384709e50dd156173f390373d5911c89 /llvm/test
parent3597588493192c58e2d455de3a024c398488f6e9 (diff)
downloadbcm5719-llvm-95486fd56ab3c3ba693776d8c60fce8593e08487.tar.gz
bcm5719-llvm-95486fd56ab3c3ba693776d8c60fce8593e08487.zip
[Hexagon] Replace .ll test for expanding post-ra pesudos with .mir
llvm-svn: 335158
Diffstat (limited to 'llvm/test')
-rw-r--r--llvm/test/CodeGen/Hexagon/expand-vselect-kill.ll53
-rw-r--r--llvm/test/CodeGen/Hexagon/expand-vselect-kill.mir14
2 files changed, 14 insertions, 53 deletions
diff --git a/llvm/test/CodeGen/Hexagon/expand-vselect-kill.ll b/llvm/test/CodeGen/Hexagon/expand-vselect-kill.ll
deleted file mode 100644
index 2233403a46c..00000000000
--- a/llvm/test/CodeGen/Hexagon/expand-vselect-kill.ll
+++ /dev/null
@@ -1,53 +0,0 @@
-; RUN: llc -march=hexagon -verify-machineinstrs < %s | FileCheck %s
-;
-; Check that this does not crash.
-
-target triple = "hexagon"
-
-; CHECK-LABEL: danny:
-; CHECK-DAG: if ([[PREG:p[0-3]]]) [[VREG:v[0-9]+]]
-; CHECK-DAG: if (![[PREG]]) [[VREG]]
-define void @danny(i32 %a0) local_unnamed_addr #0 {
-b0:
- %v1 = icmp eq i32 0, %a0
- %v2 = select i1 %v1, <16 x i32> zeroinitializer, <16 x i32> undef
- %v3 = tail call <16 x i32> @llvm.hexagon.V6.valignbi(<16 x i32> %v2, <16 x i32> zeroinitializer, i32 2)
- %v4 = tail call <32 x i32> @llvm.hexagon.V6.vswap(<512 x i1> undef, <16 x i32> undef, <16 x i32> %v3)
- %v5 = tail call <16 x i32> @llvm.hexagon.V6.lo(<32 x i32> %v4)
- %v6 = tail call <32 x i32> @llvm.hexagon.V6.vshuffvdd(<16 x i32> undef, <16 x i32> %v5, i32 62)
- %v7 = tail call <16 x i32> @llvm.hexagon.V6.hi(<32 x i32> %v6)
- store <16 x i32> %v7, <16 x i32>* undef, align 64
- unreachable
-}
-
-declare <16 x i32> @llvm.hexagon.V6.valignbi(<16 x i32>, <16 x i32>, i32) #2
-declare <32 x i32> @llvm.hexagon.V6.vswap(<512 x i1>, <16 x i32>, <16 x i32>) #2
-declare <16 x i32> @llvm.hexagon.V6.hi(<32 x i32>) #2
-declare <16 x i32> @llvm.hexagon.V6.lo(<32 x i32>) #2
-declare <32 x i32> @llvm.hexagon.V6.vshuffvdd(<16 x i32>, <16 x i32>, i32) #2
-
-; CHECK-LABEL: sammy:
-; CHECK-DAG: if ([[PREG:p[0-3]]]) [[VREG:v[0-9]+]]
-; CHECK-DAG: if (![[PREG]]) [[VREG]]
-define void @sammy(i32 %a0) local_unnamed_addr #1 {
-b0:
- %v1 = icmp eq i32 0, %a0
- %v2 = select i1 %v1, <32 x i32> zeroinitializer, <32 x i32> undef
- %v3 = tail call <32 x i32> @llvm.hexagon.V6.valignbi.128B(<32 x i32> %v2, <32 x i32> zeroinitializer, i32 2)
- %v4 = tail call <64 x i32> @llvm.hexagon.V6.vswap.128B(<1024 x i1> undef, <32 x i32> undef, <32 x i32> %v3)
- %v5 = tail call <32 x i32> @llvm.hexagon.V6.lo.128B(<64 x i32> %v4)
- %v6 = tail call <64 x i32> @llvm.hexagon.V6.vshuffvdd.128B(<32 x i32> undef, <32 x i32> %v5, i32 62)
- %v7 = tail call <32 x i32> @llvm.hexagon.V6.hi.128B(<64 x i32> %v6)
- store <32 x i32> %v7, <32 x i32>* undef, align 128
- unreachable
-}
-
-declare <32 x i32> @llvm.hexagon.V6.valignbi.128B(<32 x i32>, <32 x i32>, i32) #2
-declare <64 x i32> @llvm.hexagon.V6.vswap.128B(<1024 x i1>, <32 x i32>, <32 x i32>) #2
-declare <32 x i32> @llvm.hexagon.V6.hi.128B(<64 x i32>) #2
-declare <32 x i32> @llvm.hexagon.V6.lo.128B(<64 x i32>) #2
-declare <64 x i32> @llvm.hexagon.V6.vshuffvdd.128B(<32 x i32>, <32 x i32>, i32) #2
-
-attributes #0 = { nounwind "target-cpu"="hexagonv60" "target-features"="+hvxv60,+hvx-length64b" }
-attributes #1 = { nounwind "target-cpu"="hexagonv60" "target-features"="+hvxv60,+hvx-length128b" }
-attributes #2 = { nounwind readnone }
diff --git a/llvm/test/CodeGen/Hexagon/expand-vselect-kill.mir b/llvm/test/CodeGen/Hexagon/expand-vselect-kill.mir
new file mode 100644
index 00000000000..9d5acbd6236
--- /dev/null
+++ b/llvm/test/CodeGen/Hexagon/expand-vselect-kill.mir
@@ -0,0 +1,14 @@
+# RUN: llc -march=hexagon -run-pass=postrapseudos -o - %s | FileCheck %s
+
+# CHECK: $v2 = V6_vcmov $p0, killed $v0
+# CHECK: $v2 = V6_vncmov killed $p0, killed $v1, implicit $v2
+
+---
+name: f0
+tracksRegLiveness: true
+body: |
+ bb.0:
+ liveins: $p0, $v0, $v1
+ $v2 = PS_vselect killed $p0, killed $v0, killed $v1
+...
+
OpenPOWER on IntegriCloud