diff options
| author | Oliver Stannard <oliver.stannard@linaro.org> | 2019-07-19 09:59:26 +0000 | 
|---|---|---|
| committer | Oliver Stannard <oliver.stannard@linaro.org> | 2019-07-19 09:59:26 +0000 | 
| commit | 0ed7732671b2b619937adc13376f89f52f2db572 (patch) | |
| tree | 80125b19bc346993d6448dd70b608b50500c0591 /llvm/test | |
| parent | 0b001f94a54a93e3e7ff080c829de8684f92630a (diff) | |
| download | bcm5719-llvm-0ed7732671b2b619937adc13376f89f52f2db572.tar.gz bcm5719-llvm-0ed7732671b2b619937adc13376f89f52f2db572.zip  | |
[IPRA] Don't rely on non-exact function definitions
If a function definition is not exact, then the linker could select a
differently-compiled version of it, which could use different registers.
https://reviews.llvm.org/D64909
llvm-svn: 366557
Diffstat (limited to 'llvm/test')
| -rw-r--r-- | llvm/test/CodeGen/ARM/ipra-exact-definition.ll | 44 | 
1 files changed, 44 insertions, 0 deletions
diff --git a/llvm/test/CodeGen/ARM/ipra-exact-definition.ll b/llvm/test/CodeGen/ARM/ipra-exact-definition.ll new file mode 100644 index 00000000000..2f3b3c7b39a --- /dev/null +++ b/llvm/test/CodeGen/ARM/ipra-exact-definition.ll @@ -0,0 +1,44 @@ +; RUN: llc -mtriple armv7a--none-eabi < %s -enable-ipra | FileCheck %s + +; A linkone_odr function (the same applies to available_externally, linkonce, +; weak, common, extern_weak and weak_odr) could be replaced with a +; differently-compiled version of the same source at link time, which might use +; different registers, so we can't do IPRA on it. +define linkonce_odr void @leaf_linkonce_odr() { +entry: +  ret void +} +define void @test_linkonce_odr() { +; CHECK-LABEL: test_linkonce_odr: +entry: +; CHECK: ASM1: r3 +; CHECK: mov   [[TEMP:r[0-9]+]], r3 +; CHECK: bl    leaf_linkonce_odr +; CHECK: mov   r3, [[TEMP]] +; CHECK: ASM2: r3 +  %0 = tail call i32 asm sideeffect "// ASM1: $0", "={r3},0"(i32 undef) +  tail call void @leaf_linkonce_odr() +  %1 = tail call i32 asm sideeffect "// ASM2: $0", "={r3},0"(i32 %0) +  ret void +} + +; This function has external linkage (the same applies to private, internal and +; appending), so the version we see here is guaranteed to be the version +; selected by the linker, so we can do IPRA. +define external void @leaf_external() { +entry: +  ret void +} +define void @test_external() { +; CHECK-LABEL: test_external: +entry: +; CHECK: ASM1: r3 +; CHECK-NOT:   r3 +; CHECK: bl    leaf_external +; CHECK-NOT:   r3 +; CHECK: ASM2: r3 +  %0 = tail call i32 asm sideeffect "// ASM1: $0", "={r3},0"(i32 undef) +  tail call void @leaf_external() +  %1 = tail call i32 asm sideeffect "// ASM2: $0", "={r3},0"(i32 %0) +  ret void +}  | 

