diff options
| author | Daniel Sanders <daniel.sanders@imgtec.com> | 2014-02-27 09:24:31 +0000 |
|---|---|---|
| committer | Daniel Sanders <daniel.sanders@imgtec.com> | 2014-02-27 09:24:31 +0000 |
| commit | 9f088ba3224b497f6a3f8ba1099f475879e026bf (patch) | |
| tree | 55345740a6dc7b20d968944196e6693f635bf90c /llvm/test/CodeGen | |
| parent | 8a0813d944b4fef8fcf45422b08e36ca43e7f579 (diff) | |
| download | bcm5719-llvm-9f088ba3224b497f6a3f8ba1099f475879e026bf.tar.gz bcm5719-llvm-9f088ba3224b497f6a3f8ba1099f475879e026bf.zip | |
Stop test/CodeGen/X86/v4i32load-crash.ll targeting non-X86-64 targets.
Summary:
Fixes an issue where a test attempts to use -mcpu=x86-64 on non-X86-64 targets.
This triggers an assertion in the MIPS backend since it doesn't know what ABI to
use by default for unrecognized processors.
CC: llvm-commits, rafael
Differential Revision: http://llvm-reviews.chandlerc.com/D2877
llvm-svn: 202369
Diffstat (limited to 'llvm/test/CodeGen')
| -rw-r--r-- | llvm/test/CodeGen/X86/v4i32load-crash.ll | 5 |
1 files changed, 3 insertions, 2 deletions
diff --git a/llvm/test/CodeGen/X86/v4i32load-crash.ll b/llvm/test/CodeGen/X86/v4i32load-crash.ll index 052c4c3c61b..3e7f9e63c9a 100644 --- a/llvm/test/CodeGen/X86/v4i32load-crash.ll +++ b/llvm/test/CodeGen/X86/v4i32load-crash.ll @@ -1,10 +1,11 @@ -; RUN: llc --mcpu=x86-64 --mattr=ssse3 < %s +; RUN: llc --march=x86 --mcpu=x86-64 --mattr=ssse3 < %s +; RUN: llc --march=x86-64 --mcpu=x86-64 --mattr=ssse3 < %s ;PR18045: ;Issue of selection for 'v4i32 load'. ;This instruction is not legal for X86 CPUs with sse < 'sse4.1'. ;This node was generated by X86ISelLowering.cpp, EltsFromConsecutiveLoads -;static function after legilize stage. +;static function after legalize stage. @e = external global [4 x i32], align 4 @f = external global [4 x i32], align 4 |

