diff options
author | Matthias Braun <matze@braunis.de> | 2016-05-20 19:46:13 +0000 |
---|---|---|
committer | Matthias Braun <matze@braunis.de> | 2016-05-20 19:46:13 +0000 |
commit | 858d1df246e914a715622aea11966a12ed48abb3 (patch) | |
tree | 473dab14783e5772da5ac42d321abe1a4e11b4d4 /llvm/test/CodeGen | |
parent | 5973bc8a82dc585b1f08190e4baba389a17a880f (diff) | |
download | bcm5719-llvm-858d1df246e914a715622aea11966a12ed48abb3.tar.gz bcm5719-llvm-858d1df246e914a715622aea11966a12ed48abb3.zip |
LiveIntervalAnalysis: Fix missing defs in renameDisconnectedComponents().
Fix renameDisconnectedComponents() creating vreg uses that can be
reached from function begin withouthaving a definition (or explicit
live-in). Fix this by inserting IMPLICIT_DEF instruction before
control-flow joins as necessary.
Removes an assert from MachineScheduler because we may now get
additional IMPLICIT_DEF when preparing the scheduling policy.
This fixes the underlying problem of http://llvm.org/PR27705
llvm-svn: 270259
Diffstat (limited to 'llvm/test/CodeGen')
-rw-r--r-- | llvm/test/CodeGen/AMDGPU/rename-disconnected-bug.ll | 33 |
1 files changed, 33 insertions, 0 deletions
diff --git a/llvm/test/CodeGen/AMDGPU/rename-disconnected-bug.ll b/llvm/test/CodeGen/AMDGPU/rename-disconnected-bug.ll new file mode 100644 index 00000000000..47bdfba9653 --- /dev/null +++ b/llvm/test/CodeGen/AMDGPU/rename-disconnected-bug.ll @@ -0,0 +1,33 @@ +; RUN: llc -verify-machineinstrs -o /dev/null %s +; Check that renameDisconnectedComponents() does not create vregs without a +; definition on every path (there should at least be IMPLICIT_DEF instructions). +target triple = "amdgcn--" + +define void @func() { +B0: + br i1 undef, label %B1, label %B2 + +B1: + br label %B2 + +B2: + %v0 = phi <4 x float> [ zeroinitializer, %B1 ], [ <float 0.0, float 0.0, float 0.0, float undef>, %B0 ] + br i1 undef, label %B20.1, label %B20.2 + +B20.1: + br label %B20.2 + +B20.2: + %v2 = phi <4 x float> [ zeroinitializer, %B20.1 ], [ %v0, %B2 ] + br i1 undef, label %B30.1, label %B30.2 + +B30.1: + %sub = fsub <4 x float> %v2, undef + br label %B30.2 + +B30.2: + %v3 = phi <4 x float> [ %sub, %B30.1 ], [ %v2, %B20.2 ] + %ve0 = extractelement <4 x float> %v3, i32 0 + store float %ve0, float addrspace(3)* undef, align 4 + ret void +} |