diff options
author | Dan Gohman <gohman@apple.com> | 2008-07-30 18:09:17 +0000 |
---|---|---|
committer | Dan Gohman <gohman@apple.com> | 2008-07-30 18:09:17 +0000 |
commit | 86b06335aadb6b58c657b08c33cb78a07e86865b (patch) | |
tree | b81fe01e56a2585dd1724245a9d6a82d0db277f2 /llvm/test/CodeGen/X86/zext-inreg-0.ll | |
parent | 6a77d42a4d0ed9ad0ff92b9434cd88dc968c087d (diff) | |
download | bcm5719-llvm-86b06335aadb6b58c657b08c33cb78a07e86865b.tar.gz bcm5719-llvm-86b06335aadb6b58c657b08c33cb78a07e86865b.zip |
Reapply r54147 with a constraint to only use the 8-bit
subreg form on x86-64, to avoid the problem with x86-32
having GPRs that don't have 8-bit subregs.
Also, change several 16-bit instructions to use
equivalent 32-bit instructions. These have a smaller
encoding and avoid partial-register updates.
llvm-svn: 54223
Diffstat (limited to 'llvm/test/CodeGen/X86/zext-inreg-0.ll')
-rw-r--r-- | llvm/test/CodeGen/X86/zext-inreg-0.ll | 51 |
1 files changed, 51 insertions, 0 deletions
diff --git a/llvm/test/CodeGen/X86/zext-inreg-0.ll b/llvm/test/CodeGen/X86/zext-inreg-0.ll new file mode 100644 index 00000000000..62c651c8350 --- /dev/null +++ b/llvm/test/CodeGen/X86/zext-inreg-0.ll @@ -0,0 +1,51 @@ +; RUN: llvm-as < %s | llc -march=x86 | not grep and +; RUN: llvm-as < %s | llc -march=x86-64 > %t +; RUN: not grep and %t +; RUN: not grep movzbq %t +; RUN: not grep movzwq %t +; RUN: not grep movzlq %t + +; These should use movzbl instead of 'and 255'. +; This related to not having a ZERO_EXTEND_REG opcode. + +define i32 @c(i32 %d) nounwind { + %e = add i32 %d, 1 + %retval = and i32 %e, 65535 + ret i32 %retval +} +define i64 @e(i64 %d) nounwind { + %e = add i64 %d, 1 + %retval = and i64 %e, 65535 + ret i64 %retval +} +define i64 @f(i64 %d) nounwind { + %e = add i64 %d, 1 + %retval = and i64 %e, 4294967295 + ret i64 %retval +} + +define i32 @g(i8 %d) nounwind { + %e = add i8 %d, 1 + %retval = zext i8 %e to i32 + ret i32 %retval +} +define i32 @h(i16 %d) nounwind { + %e = add i16 %d, 1 + %retval = zext i16 %e to i32 + ret i32 %retval +} +define i64 @i(i8 %d) nounwind { + %e = add i8 %d, 1 + %retval = zext i8 %e to i64 + ret i64 %retval +} +define i64 @j(i16 %d) nounwind { + %e = add i16 %d, 1 + %retval = zext i16 %e to i64 + ret i64 %retval +} +define i64 @k(i32 %d) nounwind { + %e = add i32 %d, 1 + %retval = zext i32 %e to i64 + ret i64 %retval +} |