summaryrefslogtreecommitdiffstats
path: root/llvm/test/CodeGen/WebAssembly/i32-load-store-alignment.ll
diff options
context:
space:
mode:
authorHeejin Ahn <aheejin@gmail.com>2018-07-02 21:22:59 +0000
committerHeejin Ahn <aheejin@gmail.com>2018-07-02 21:22:59 +0000
commit402b49084326f10d190f64fc46c04fdfec146f93 (patch)
tree9320f66d6a4ecfa02e85b157141f2f84cb3ddc9f /llvm/test/CodeGen/WebAssembly/i32-load-store-alignment.ll
parentfd10286e047d1264d531fb829915b60359436c86 (diff)
downloadbcm5719-llvm-402b49084326f10d190f64fc46c04fdfec146f93.tar.gz
bcm5719-llvm-402b49084326f10d190f64fc46c04fdfec146f93.zip
[WebAssembly] Support for atomic stores
Summary: Add support for atomic store instructions. Reviewers: dschuff Subscribers: sbc100, jgravelle-google, sunfish, llvm-commits Differential Revision: https://reviews.llvm.org/D48839 llvm-svn: 336145
Diffstat (limited to 'llvm/test/CodeGen/WebAssembly/i32-load-store-alignment.ll')
-rw-r--r--llvm/test/CodeGen/WebAssembly/i32-load-store-alignment.ll20
1 files changed, 20 insertions, 0 deletions
diff --git a/llvm/test/CodeGen/WebAssembly/i32-load-store-alignment.ll b/llvm/test/CodeGen/WebAssembly/i32-load-store-alignment.ll
index 63b37b87560..a4ce351dc26 100644
--- a/llvm/test/CodeGen/WebAssembly/i32-load-store-alignment.ll
+++ b/llvm/test/CodeGen/WebAssembly/i32-load-store-alignment.ll
@@ -5,6 +5,8 @@
target datalayout = "e-m:e-p:32:32-i64:64-n32:64-S128"
target triple = "wasm32-unknown-unknown"
+; Loads.
+
; CHECK-LABEL: ldi32_a1:
; CHECK-NEXT: .param i32{{$}}
; CHECK-NEXT: .result i32{{$}}
@@ -236,3 +238,21 @@ define i32 @ldi32_atomic_a8(i32 *%p) {
%v = load atomic i32, i32* %p seq_cst, align 8
ret i32 %v
}
+
+; CHECK-LABEL: sti32_atomic_a4:
+; CHECK-NEXT: .param i32, i32{{$}}
+; CHECK-NEXT: i32.atomic.store 0($0), $1{{$}}
+; CHECK-NEXT: return{{$}}
+define void @sti32_atomic_a4(i32 *%p, i32 %v) {
+ store atomic i32 %v, i32* %p seq_cst, align 4
+ ret void
+}
+
+; CHECK-LABEL: sti32_atomic_a8:
+; CHECK-NEXT: .param i32, i32{{$}}
+; CHECK-NEXT: i32.atomic.store 0($0), $1{{$}}
+; CHECK-NEXT: return{{$}}
+define void @sti32_atomic_a8(i32 *%p, i32 %v) {
+ store atomic i32 %v, i32* %p seq_cst, align 8
+ ret void
+}
OpenPOWER on IntegriCloud