summaryrefslogtreecommitdiffstats
path: root/llvm/test/CodeGen/PowerPC/inlineasm-i64-reg.ll
diff options
context:
space:
mode:
authorHal Finkel <hfinkel@anl.gov>2013-08-14 20:05:04 +0000
committerHal Finkel <hfinkel@anl.gov>2013-08-14 20:05:04 +0000
commitb3ca00d2a34302ecf376d5b90ac8627cdbf398df (patch)
tree0adbdf65cdb41feccf43b33d4743f75aeda2ef04 /llvm/test/CodeGen/PowerPC/inlineasm-i64-reg.ll
parent83930ac0b7a8dd79059f86fefe08f42c5ebc7b98 (diff)
downloadbcm5719-llvm-b3ca00d2a34302ecf376d5b90ac8627cdbf398df.tar.gz
bcm5719-llvm-b3ca00d2a34302ecf376d5b90ac8627cdbf398df.zip
Actually fix PPC64 64-bit GPR inline asm constraint matching
This is a follow-up to r187693, correcting that code to request the correct register class. The previous version, with the wrong register class, was not really correcting the constraints, but rather was removing them. Coincidentally, this fixed the failing test case in r187693, but obviously created other problems. llvm-svn: 188407
Diffstat (limited to 'llvm/test/CodeGen/PowerPC/inlineasm-i64-reg.ll')
-rw-r--r--llvm/test/CodeGen/PowerPC/inlineasm-i64-reg.ll43
1 files changed, 43 insertions, 0 deletions
diff --git a/llvm/test/CodeGen/PowerPC/inlineasm-i64-reg.ll b/llvm/test/CodeGen/PowerPC/inlineasm-i64-reg.ll
index fa9aa45b945..5e31cd58301 100644
--- a/llvm/test/CodeGen/PowerPC/inlineasm-i64-reg.ll
+++ b/llvm/test/CodeGen/PowerPC/inlineasm-i64-reg.ll
@@ -59,6 +59,49 @@ entry:
ret i32 %conv
}
+declare void @mtrace()
+
+define signext i32 @main(i32 signext %argc, i8** %argv) {
+entry:
+ %argc.addr = alloca i32, align 4
+ store i32 %argc, i32* %argc.addr, align 4
+ %0 = call { i64, i64 } asm sideeffect "sc", "={r0},={r3},{r0},~{r4},~{r5},~{r6},~{r7},~{r8},~{r9},~{r10},~{r11},~{r12},~{cr0},~{memory}"(i64 1076)
+ %asmresult1.i = extractvalue { i64, i64 } %0, 1
+ %conv.i = trunc i64 %asmresult1.i to i32
+ %cmp = icmp eq i32 %conv.i, 0
+ br i1 %cmp, label %if.then, label %if.end
+
+; CHECK-LABEL: @main
+
+; CHECK-DAG: mr [[REG:[0-9]+]], 3
+; CHECK-DAG: li 0, 1076
+; CHECK: stw [[REG]],
+
+; CHECK: #APP
+; CHECK: sc
+; CHECK: #NO_APP
+
+; CHECK: cmpwi {{[0-9]+}}, [[REG]], 1
+
+; CHECK: blr
+
+if.then: ; preds = %entry
+ call void @mtrace()
+ %.pre = load i32* %argc.addr, align 4
+ br label %if.end
+
+if.end: ; preds = %if.then, %entry
+ %1 = phi i32 [ %.pre, %if.then ], [ %argc, %entry ]
+ %cmp1 = icmp slt i32 %1, 2
+ br i1 %cmp1, label %usage, label %if.end40
+
+usage:
+ ret i32 8
+
+if.end40:
+ ret i32 0
+}
+
attributes #0 = { alwaysinline inlinehint nounwind }
attributes #1 = { nounwind }
OpenPOWER on IntegriCloud